The present invention relates to active matrix-type display devices, in particular to display devices using liquid crystal or organic EL (electroluminescence) and to driving methods of the same. More specifically, the present invention relates to display devices that bring about multiple-level gray scale display by combining two or multiple values of voltage levels in temporally weighted sub-frame periods and to driving methods of the same.
There has been a need for display devices that consume even less power for use in battery operated, compact, portable devices. As typical display devices that meet such a need, liquid crystal and organic EL (electroluminescent) display devices are known in the art. Active matrix-type display devices using these display elements, display devices that typically use three-terminal thin film transistors (TFTs) as the switching elements, usually bring about gray scale display by controlling the brightness of the pixels with analog voltage or current. For example, in the case of a liquid crystal display device by the application of analog voltage and in the case of organic EL display device by the flow of analog current, the brightness of the display elements is varied, bringing about gray scale display.
To explain operation of the device simply, the scan line Gj reaches a high potential one time in one frame period and turns on the transistor 102. The pixel electrode 105, in other words the liquid crystal capacitor 103 and the storage capacitor 104, is charged with respect to the counter electrode Vcom to the potential corresponding to that of the signal line Si at the time the transistor 102 is turned on. The scan line Gj then reaches a low potential and the transistor 102 is turned off, the potential charged to the pixel electrode being held for one frame period. While it is usual to drive liquid crystal by alternating current, it is also common to synchronize the counter electrode Vcom and common electrode Vst that is the storage capacity with the signal line Si and apply inverted pulse waveforms, whereby amplitudes to the signal line Si are reduced. Reference numeral 106 denotes a shift register and a latch on the signal side. The shift register/latch 106 sequentially samples image signals and performs serial to parallel conversion using a clock signal CKH and a start signal STH inputted from an external circuit.
The construction of a prior art active matrix organic EL panel is shown in FIG. 13. Parts having functions corresponding to those of parts in the liquid crystal panel of
As is described above, in prior art active matrix liquid crystal panels and organic EL panels, gray scale display is brought about by the analog modulation of brightness. For this purpose, it has been necessary to provide a D/A converter circuit in the row driver circuit to supply an analog amount of voltage or current to the panel. However, in the stage following that of the D/A converter circuit, it has been necessary to provide an operational amplifier as a current buffer for charging and discharging the signal line capacity, which is the load. This is one cause of the increase in the power consumption of the driver circuit as a whole. This increase is explained in that the static current flows continually even at the time the operational amplifier is not charging or discharging the load and the number of operational amplifiers is as many as the total number of signal lines. Thus, the sum of the power consumption caused by the static current of the operational amplifiers increases and occupies a large proportion of the power consumption of the driver circuit as a whole.
In gray scale display of an active matrix organic EL panel, because brightness is controlled by the amount of current flowing to the organic EL elements, the panel display quality is very sensitive to variances in current-voltage characteristics of the pixel transistors. Therefore, in order to prevent degradation in image quality such as unevenness in brightness, it is necessary to make the transistor characteristics uniform across the whole panel.
As one method of solving these problems concerning power and image quality, a driving method is known wherein instead of using analog circuits such as D/A converters and operational amplifiers, gray scale display is brought about digitally by temporal modulation using only two values of fixed voltages. In the present invention this is referred to as the digital gray scale display method. With the digital gray scale display method, there is no power loss due to static current of the analog circuit and requirements on the variance of transistor characteristics for high image quality are not stringent.
A method of bringing about gray scale display using two values of fixed voltages VH and VL is now explained with reference to
In the prior art digital gray scale display method, in order to have a construction such that the sub-frames are temporally weighted, it is necessary to select scan lines as is shown in FIG. 16.
L(1+2+4+ . . . +2N−1)×H=(2N−1)HL
where N is the number of sub-frames, L is the number of display lines and H is the horizontal scanning period. As is understood from the above equation, as the number of sub-frames N increases, the sub-frame period exponentially lengthens due to the portion of the equation 2 to the Nth power. In particular, in the sub-frame period corresponding to the most significant bit (MSB), the hold times of the other lines during which writing is not carried out is greatly lengthened. Thus, the frame cycle is lengthened and changes in display intensity known as flicker arise. On the other hand, when the frame frequency is fixed, there has been the problem of an increase in horizontal scanning frequency, resulting in an increase in power.
Dynamic contouring, an image quality problem specific to the digital gray scale display method, is now described.
The above-described problems in the background art are summarized as follows.
(1) In display devices used in compact, battery operated, portable devices, in particular in display devices such as active matrix-type liquid crystal display devices and organic EL display devices, when multiple-level gray scale display is brought about without using analog circuits such as D/A converters and operational amplifiers by temporally weighting sub-frames with only two values of fixed voltages, the frame cycle is lengthened, resulting in the generation of flicker and an increase in power.
(2) When the number of sub-frames is increased in order to reduce dynamic contouring, a further increase in power results.
It is an object of the present invention to provide an active matrix display device that brings about multiple-level gray scale display by the use of sub-frames and shortens the frame period to prevent generation of flicker and an object to provide a method of driving thereof.
It is another object of the present invention to provide an active matrix display device that reduces dynamic contouring without necessitating an increase in the number of sub-frames and to provide a method of driving thereof.
The present invention realizes these and other objects by the provision of a method of driving an active matrix display device wherein one frame comprises a plurality of sub-frames each comprising a write time and a hold time and a gray scale display is brought about by the cumulative effect of the hold times, the method comprising the steps of simultaneously with outputting a signal having a value of a signal level via each of signal lines, the value of the signal level being selected from values of a plurality of signal levels in accordance with digital image data and the number of the plurality of signal levels being fewer than the number of display gray scales, randomly scanning scan lines other than one predetermined scan line in a predetermined sequence in the hold time of each of the sub-frames corresponding to the one predetermined scan line so that any one sub-frame is not written to any one scan line more than once, wherein one frame period is such that in each respective scan line, the writing of each of the plurality of sub-frames is substantially brought about and the hold time of each of the sub-frames is ensured to bring about gray scale display driving.
Selection methods according to the present invention include both cases in which the selection sequence of the sub-frame periods is repeated cyclically and cases in which the selection sequence is not repeated cyclically. In addition, there are both cases in which each sub-frame is sequentially scanned and cases in which each sub-frame is not sequentially scanned.
According to the above construction, the advantageous effects of a shortening in the frame period and a large reduction in flicker as compared to prior art digital gray scale display methods are realized.
In addition, supposing the frame frequency is fixed, the horizontal scanning period may be lengthened, making it possible to reduce the power required for the charging and discharging of the liquid crystal panel capacity carried out at this time.
The invention also makes it possible to simplify the construction of a driver circuit without necessitating D/A converter circuits or operational amplifiers and to realize a reduction in power consumption.
In the present invention, there are also driving methods where the scan lines are selected such that the selection sequence of the sub-frame periods is repeated cyclically as in SF1→SF2→ . . . SFn→SF1→SF2→ . . . →SFn. In a driving method such as this, the selection method of the scan lines is not necessarily such that each sub-frame is sequentially scanned.
There are also driving methods where the scan lines are selected such that the selection sequence of the sub-frame periods is repeated cyclically as in SF1→SF2→ . . . →SFn→SF1→SF2→ . . . →SFn and sequential scanning is brought about with respect to each of the sub-frame periods.
There are also cases where driving is such that the frame period is set to
NH[1+K(2N−1)]=NHL
where N is the number of sub-frames, H is a horizontal scanning period, 1:2:4: . . . :2N−1 is the weightings of the hold times, L is the number of scan lines, and K is a positive integer.
There are also cases where the driving is such that the frame period is set to
NH[1+ΣK(i)]=NHL
where N is the number of sub-frames, H is a horizontal scanning period, K(i) is the weighting of the hold time of the period of an ith sub-frame where i=1, 2, . . . , N, and L is the number of scan lines.
There are also cases where simultaneously with outputting a signal having a value of a signal level via each of signal lines, the value of the signal level being selected from values of a plurality of signal levels in accordance with digital image data and the number of the plurality of signal levels being at least three and fewer than the number of display gray scales, the degree of freedom of the signal levels usable for one gray scale is made two within the period of the one frame.
The number of the values of the plurality of signal levels may be two or a plurality of three or more. Particularly the case of a plurality of values (use of multiple-values), as in three or more, denotes the use of both digital and analog in carrying out gray scale display. In addition, in such cases using multiple-values, there is the advantage of being able to increase the number of display gray scales without increasing the number of sub-frames. For this reason, as long as gray scale is appropriately selected so that sudden bit shifts between two adjacent gray scales is reduced, it is made possible to suppress image quality degradation caused by dynamic contouring without increasing the number of sub-frames.
The present invention also includes active matrix display devices constructed so that the driving method described above is realized.
The active matrix display devices may be a liquid crystal display device having a liquid crystal layer or an organic EL display device provided with a luminescent layer.
Reference numeral 20 denotes a signal line driver circuit. The signal line driver circuit 20 comprises a shift register/latch circuit 106 (for simplification, the shift register and the latch are represented together by one block in the diagram), a decoder 501, and an analog switch 502. The decoder 501 and the analog switch 502 make up an analog multiplexer for selecting either of the two values of fixed voltages VH and VL in accordance with digital image data. According to this construction, the signal line driver circuit 20 carries out the function of outputting a voltage having a value of a voltage level via each signal line S, the value of the voltage level being selected from values of a plurality of voltage levels set in advance (in the present embodiment 1, the two values of fixed voltages VH and VL) in accordance with digital image data and the plurality of voltage levels being fewer than the number of display gray scales.
Reference numeral 30 denotes a scan line driver circuit. The scan line driver circuit 30 is made up of a decoder 803 for selecting a scan line G as designated by an address signal ADV and an output buffer 110. The decoder 803 is constructed such that an address signal ADV outputted from a controller circuit (not shown in diagram) is supplied and the scan line addressed by the address signal ADV is selected. The addressing sequence is stored in advance in the memory of the controller circuit (not shown in diagram), and based on this memory, scan lines are scanned randomly in a specified sequence as is described later.
A method of driving the liquid crystal display device 10 is now described. In embodiment 1, a frame period for displaying an entire image is divided into a plurality of sub-frame periods that are temporally weighted. By selectively outputting a voltage having either of the two values of fixed voltages VH or VL in each sub-frame period, temporal pulse width modulation is brought about. An example of the relationship between gray scale data and the combination of the two values of fixed voltages in each sub-frame is shown in
A specific driving sequence is shown in FIG. 3.
Referring to
In the above, it is an object of the driving method of the present invention to shorten the frame period. Thus, in order to achieve this object, scan lines other than one predetermined scan line (in the case of
In setting up a specific scan line selection sequence in order to achieve the object described above, the sub-frame periods must first be generalized. The ith sub-frame period (where i=1, 2 . . . , N) is given by
(1+2i−1×NK)×H
where H is one horizontal scanning period, N is the total number of sub-frames, and K is a positive integer. In the above expression, the first term in the parentheses is the write time and the second term is the hold time. The hold time is given by (2 raised to a power)×(a constant K)×(the number of sub-frames N)×(the horizontal scanning period H) and the (2 raised to a power) portion of the expression is weighted by 1, 2, 4, 8 . . . in every sub-frame. The term NK is included in the hold time because it is useful in shortening the frame period as is described later.
Because one frame period is the sum of all the sub-frame periods, it is given by
[N+NK(1+2+4+ . . . +2(N−1))]×H=NH[1+K(2N−1)].
In the waveform diagram of FIGS. 3(a) and 3(c), the pulse portions correspond to the write times and all other portions correspond to the hold times.
The scan line selection sequence is not such that the lines are simply scanned from the top to the bottom, but rather as is shown in FIGS. 3(b) and 3(d), such that lines are selected in a specified sequence. Thus, the hold time of the sub-frame period in the significant bit is used to write the sub-frames of other lines, and thus the frame period is shortened. A specific method of shortening the frame period is carried out by employing the procedure described below.
(1) Setting the Number of Display Scan Lines
In order to write all of the sub-frames in one frame period, N write times are necessary per line. Therefore, when the number of display scan lines is L, the write time necessary for one frame period is the product of one horizontal scanning period and (N×L). In other words, the write time is given by NHL. When the hold time is used to write other lines, the most efficient case is given by
NH[1+K(2N−1)]=NHL.
Therefore, the number of display scan lines may be selected such that
L=1+K(2N−1).
Because in the example of FIGS. 3(b) and 3(d) the number of sub-frames N=4, the number of display scan lines L=15K+1. K is a positive integer, and when K=1, 2, 3 . . . L=16, 31, 46 . . . In FIGS. 3(b) and 3(d), K=1, and thus the number of display scan lines L=16 and one frame period is such that NHL=64H.
(2) Setting the Scan Line Selection Sequence
Next, the scan line selection sequence is explained in detail.
In this manner, by selecting scan lines such that the hold times of sub-frames are used to write the sub-frames of other lines, the frame period is shortened by a factor of N/(2N−1) as compared with a case in which the sub-frame construction is such that lines are simply sequentially scanned.
For example, FIG. 3 and
In the example above, the ratio of sub-frame hold times was set to SF1:SF2:SF3:SF4=1:2:4:8, but the present invention is not limited to this. For example, even if the ratio is set to SF1:SF2:SF3:SF4=2:8:1:4, supposing the scan line selection sequence is as shown in
In addition, in the example above, the selection sequence of the sub-frame periods was repeated cyclically as in SF1→SF2→SF3→SF4→SF1 . . . , and scan lines were selected to bring about sequential scanning with respect to each of the sub-frame periods. However, the present invention is not limited to this. For example, as is shown in
Furthermore, in the example above, the sub-frame periods were repeated cyclically in order of weighting from smallest to largest as in SF1→SF2→SF3→SF4→SF1→ . . . and scan lines were selected, but the sub-frame periods may also be in order of weighting from largest to smallest as in SF4→SF3→SF2→SF1→SF4→ . . . . Alternatively, the sub-frame sequence may be set freely with no relation to weighting, as in for example, SF3→SF1→SF4→SF2→SF3→ . . . .
Also in the example above, the cycle of sub-frames to be repeated cyclically was set to a 4H cycle to correspond with the number of sub-frames N=4, however, it may be set to a multiple of N. For example, when N=4, the sub-frames may be repeated cyclically with the cycle set to an 8H cycle. In addition, the sub-frame sequence may be altered such that several lines are skipped, the lines are divided into even lines and odd lines, or the like in each block comprising a plurality of lines selected from all of the lines. In such cases, each of the sub-frames is not necessarily sequentially scanned.
Summary of Methods of Selecting Scan Lines
In summarizing the methods of selecting scan lines, the methods may be broadly classified into three categories.
(1) Scan lines other than one predetermined scan line selected from a plurality of scan lines are randomly scanned in a predetermined sequence in the hold time of each sub-frame corresponding to the one predetermined scan line so that any one sub-frame is not written to any one scan line more than once, and one frame period is such that in each respective scan line, the write and hold time of each of the plurality of sub-frames is substantially ensured.
In this selection method, both cases where the sub-frame period selection sequence is repeated cyclically and cases where the sub-frame period selection sequence is not repeated cyclically are included. As for each of the sub-frames, cases with sequential scanning and cases without sequential scanning are included. This selection method makes it possible to shorten the frame period by effectively utilizing the hold times.
(2) Scan lines are selected so that the selection sequence of the sub-frame periods is repeated cyclically as in SF1→SF2→ . . . →SFn→SF1→SF2→ . . . →SFn.
With this selection method, each of the sub-frames is not necessarily sequentially scanned. This selection method makes it possible to even more effectively utilize the hold times as compared with the selection method (1) above such that the frame period is shortened as much as is possible and to simplify the address circuit that designates the scan lines.
(3) The selection sequence of the sub-frame periods SF1→SF2→ . . . →SFn→SF1→SF2→ . . . →SFn is repeated cyclically, and the scan lines are selected to bring about sequential scanning with respect to any one sub-frame period. With this selection method, as compared with the selection methods (1) and (2) above, the address circuit for designating scan lines can be constructed using a counter circuit having a simplified construction.
Though the thinking behind the selection methods (1) to (3) for selecting scan lines differ, the same driving sequences in terms of results may arise.
In the example above, the sub-frame hold time is given by (2 raised to a power)×(a constant K)×(the number of sub-frames N)×(the horizontal scanning period H), though it is possible to arbitrarily fix the portion (2 raised to a power)×(a constant K). Generally, if the weighted portion (the constant K)×(2 raised to a power) is replaced with K(i), the hold time is given by NH·K(i), and the ith sub-frame period (where i=1, 2, . . . , N) is given by
[1+N·K(i)]×H.
Because one frame period is the sum of all of the sub-frame periods, it is given by
NH[1+K(1)+K(2)+ . . . +K(N)]=NH[1+ΣK(i)].
In order to shorten the frame period, supposing one frame period is made to be NHL, the number of display scan lines is given by
L=1+K(1)+K(2)+ . . . +K(N)=1+ΣK(i).
In this case also, the scan line selection sequence may be set according to the same thinking as that of the case where the hold time of the sub-frames is (2 raised to a power)×(a constant K)×(the number of sub-frames N)×(the horizontal scanning period H).
Supplementary Explanation to Embodiment 1
Concerning the alternating current driving of the liquid crystal display device in the present embodiment, counter-inversion driving is assumed as is the case in prior art examples, and there are two values of fixed voltages. However, cases where the voltage of the counter electrode is fixed may also be applied by having a total of four values of fixed voltages, two values of positive polarity and two values of negative polarity, respectively. By employing pre-stage gate capacitively coupled driving or capacitively coupled driving for controlling the storage capacity independently, it is made possible to fix the voltage of the counter electrode with the number of values of fixed voltages kept at two.
In the present embodiment, the number of display lines was set to L=16 by making the number of sub-frames N=4 and the constant K=1. However, this is the maximum number of lines that can be displayed. For practical purposes, the number of lines may be fewer than this. For example, in cases in which the maximum number of lines capable of being displayed is set to L=16 and the actual number of lines displayed is 15 lines, the length of time during which no line is selected only arises for a time of 4H.
With such cases using multiple-values, the construction of the circuit for the analog multiplexer (decoder and switch) that selects the fixed voltage on the signal-side driver circuit becomes complex, but there is the advantage of being able to increase the number of display gray scales without increasing the number of sub-frames. For example, as is shown in
On the other hand, use of multiple values makes a reduction in the number of sub-frames possible. For example, as is shown in
In addition, as is shown in
It is to be noted that in such cases using multiple-values also, in the same manner as cases where the number of values is two, alternative current driving of the liquid crystal display device without doubling the number of values of fixed voltages is possible by employing counter-inversion driving and capacitively coupled driving.
Supplementary Remarks
Although in embodiments 1 and 2, liquid crystal was used as the display element in the explanation, the same method of selecting scan lines as was described in embodiments 1 and 2 may be applied when organic EL device is used as the display element.
The constructions of the present invention as described above make it possible to sufficiently overcome each of the problems confronting the present invention. A specific explanation is a follows.
(1) In comparison with prior art digital gray scale display methods, there is the advantageous effect of being able to shorten the frame period and to significantly reduce flicker in prior art active matrix display devices, particularly in active matrix display devices using liquid crystal and organic EL. In addition, by fixing the frame frequency, there is the advantageous effect of being able to lengthen the horizontal scanning period and to reduce the power required for the charging and discharging of the liquid crystal panel capacity carried out at this time.
(2) There is the advantageous effect of being able to simplify the construction of a driver circuit without necessitating D/A converter circuits or operational amplifiers and to thus realize a reduction in power consumption.
(3) There is the advantageous effect of being able to reduce image quality degradation such as unevenness in brightness caused by variances in transistor characteristics without necessitating highly accurate, uniform thin film transistor characteristics to the extent called for by prior art analog gray scale display methods.
(4) By using multiple values of fixed voltages, it is made possible to improve gray scale capability and to prevent image quality degradation such as dynamic contouring without increasing power.
Number | Date | Country | Kind |
---|---|---|---|
2000-005503 | Jan 2000 | JP | national |
2000-097305 | Mar 2000 | JP | national |
2000-300063 | Sep 2000 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP01/00182 | 1/15/2001 | WO | 00 | 9/10/2001 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO01/52229 | 7/19/2001 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5252959 | Kono | Oct 1993 | A |
5414442 | Yamazaki et al. | May 1995 | A |
5644329 | Asari et al. | Jul 1997 | A |
5990629 | Yamada et al. | Nov 1999 | A |
6100939 | Kougami et al. | Aug 2000 | A |
6157356 | Troutman | Dec 2000 | A |
6229515 | Itoh et al. | May 2001 | B1 |
6570550 | Handschy et al. | May 2003 | B1 |
Number | Date | Country |
---|---|---|
0 319 291 | Dec 1988 | EP |
2 327 798 | Feb 1999 | GB |
2 336 459 | Oct 1999 | GB |
03-035218 | Feb 1991 | JP |
06222330 | Aug 1994 | JP |
07-168159 | Jul 1995 | JP |
09006287 | Jan 1997 | JP |
09-83911 | Mar 1997 | JP |
11-38928 | Feb 1999 | JP |
11-296131 | Oct 1999 | JP |
11-327491 | Nov 1999 | JP |
2001-083943 | Mar 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20030058195 A1 | Mar 2003 | US |