The present disclosure relates to the field of display technology, in particular, to an active matrix organic light emitting diode back plate integrated with a thin film battery, a method for preparing the same, and a display panel.
In recent years, active matrix organic light emitting diode (AMOLED) display panels have been widely used in various electronic devices due to their advantages, such as high reliability, high resolution, and high color gamut. With the development of technologies such as smart wearable devices and mobile applications, the light weight and long battery life of mobile devices have become an important development trend of flat panel display. At the same time, users propose new requirements for the screen size, brightness, color saturation and resolution of AMOLED display panels, so that the power consumption of the display panel increases accordingly. Therefore, how to improve the energy density of the battery and reduce the thickness of the battery has become an important problem to be solved in the field.
To this end, the related art proposes the concept of an all solid state thin film lithium battery. The all solid state thin film lithium battery replaces the liquid electrolyte in the conventional battery with a solid electrolyte, and thus has the advantages, such as high safety, light weight, charge and discharge at a high temperature, long life, fast charging, long battery life and flexibility. At present, when an all solid state thin film lithium battery is applied to an AMOLED display panel, the prior art generally uses a combined structure or a stacked structure. The combined structure is to separately prepare an AMOLED display panel and an all solid state thin film battery, and then to combine the them into one. The stacked structure is to arrange the all solid state thin film battery on the AMOLED back plate substrate or on the package layer in the preparation of the AMOLED display panel.
Due to the low system integration degree, the existing combined structure has a large thickness of the whole module. Since the existing stacked structure requires a thin film lithium battery and an array structure layer stacked sequentially in the preparation process, the number of patterning process is large, the preparation process is complicated and cumbersome, and the production cost is high.
Embodiments of the present disclosure provide an active matrix organic light emitting diode back plate including: a substrate; a thin film transistor and a thin film battery that are coplanar and located on the substrate; and a light emitting structure layer located on the thin film transistor and the thin film battery.
Optionally, a gate electrode of the thin film transistor and a positive current collector of the thin film battery are arranged in a same layer.
Optionally, a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery are arranged in a same layer.
Optionally, the thin film battery includes an all solid state thin film lithium battery.
Optionally, the thin film transistor includes: a polysilicon active layer on the substrate; a first insulating layer covering the polysilicon active layer; a gate electrode located on the first insulating layer; a second insulating layer covering the gate electrode, including a first via hole and a second via hole that expose the polysilicon active layer; a first electrode and a second electrode that are located on the second insulating layer, in which the first electrode and the second electrode are respectively connected to the polysilicon active layer through the first via hole and the second via hole; and a third insulating layer covering the first electrode and the second electrode, including a fourth via hole that exposes the first electrode.
Optionally, the thin film transistor includes: a gate electrode located on the substrate; a first insulating layer covering the gate electrode; an oxide active layer located on the first insulating layer; a first electrode and a second electrode that are located on the first insulating layer, in which one end of the first electrode is connected to the oxide active layer, one end of the second electrode is connected to the oxide active layer, and a conductive channel is formed between the first electrode and the second electrode; and a third insulating layer covering the first electrode and the second electrode, including a fourth via hole that exposes the first electrode.
Optionally, an etch stop layer is further arranged on the oxide active layer.
Optionally, the thin film battery includes a positive current collector, a positive electrode, an electrolyte, a negative electrode, and a negative current collector that are sequentially stacked.
An embodiment of the present disclosure further provides a display panel including the foregoing active matrix organic light emitting diode back plate.
An embodiment of the present disclosure also provides a method for preparing an active matrix organic light emitting diode back plate, including: forming a thin film transistor and a thin film battery that are coplanar on a substrate by a single preparation process; and forming a light emitting structure layer on the thin film transistor and the thin film battery.
Optionally, the step of forming the thin film transistor and the thin film battery that are coplanar on the substrate by the single preparation process includes: forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by the single patterning process.
Optionally, the step of forming the thin film transistor and the thin film battery that are coplanar on the substrate by the single preparation process includes: forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by the single patterning process.
Optionally, the thin film battery includes an all solid state thin film lithium battery.
Optionally, the step of forming the thin film transistor and the thin film battery that are coplanar on the substrate by the single preparation process includes: forming a polysilicon active layer of the thin film transistor on the substrate; forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by the single patterning process; forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially; and forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by the single patterning process.
Optionally, the step of forming the gate electrode of the thin film transistor and the positive current collector of the thin film battery by the single patterning process includes: depositing a first insulating layer and a first metal thin film sequentially; and forming a first insulating layer covering the polysilicon active layer as well as a gate electrode of the thin film transistor located on the first insulating layer and a positive current collector of the thin film battery by a patterning process.
Optionally, the step of forming the positive electrode, the electrolyte and the negative electrode of the thin film battery sequentially includes: forming a second insulating layer covering the gate electrode and the positive current collector by a patterning process; forming a first via hole, a second via hole, and a third via hole on the second insulating layer, in which the first via hole and the second via hole are each located at a position where the polysilicon active layer is located, and the third via hole is located at a position where the positive current collector is located; and forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially in the third via hole.
Optionally, the step of forming the first electrode and the second electrode of the thin film transistor as well as the negative current collector of the thin film battery by the single patterning process includes: depositing a second metal thin film; and forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by the patterning process, in which the first electrode and the second electrode are respectively connected to the polysilicon active layer through the first via hole and the second via hole, and the negative current collector is formed on the negative electrode.
Optionally, the step of forming the thin film transistor and the thin film battery that are coplanar on the substrate by the single preparation process includes: forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by the single patterning process on the substrate; forming an oxide active layer of the thin film transistor; forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially; and forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by the single patterning process.
Optionally, the step of forming the gate electrode of the thin film transistor and the positive current collector of the thin film battery by the single patterning process on the substrate includes: depositing a first metal thin film on the substrate; and forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by a patterning process.
Optionally, the step of forming the oxide active layer of the thin film transistor includes: depositing a first insulating layer thin film and an active layer thin film sequentially; and forming a first insulating layer covering the gate electrode and the positive current collector as well as an oxide active layer located on the first insulating layer by a patterning process.
Optionally, the step of forming the positive electrode, the electrolyte and the negative electrode of the thin film battery sequentially includes: forming a third via hole on the first insulating layer by a patterning process, the third via hole being located at a position where the positive current collector is located; and forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially in the third via hole.
Optionally, the step of forming the first electrode and the second electrode of the thin film transistor as well as the negative current collector of the thin film battery by the single patterning process includes: depositing a second metal thin film; and forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by a patterning process, in which one end of the first electrode is connected to the oxide active layer, one end of the second electrode is connected to the oxide active layer, a conductive channel of the thin film transistor is formed between the first electrode and the second electrode, and the negative current collector is formed on the negative electrode.
The drawings described herein are intended to provide a further understanding of the technical solutions of the present disclosure, and constitute a part of this disclosure. They together with the embodiments of the present disclosure are intended to illustrate the technical solutions of the present disclosure, and do not constitute a limitation of the technical solutions of the present disclosure. The shapes and sizes of the various components in the drawings do not reflect true proportions, but are merely intended to illustrate the present disclosure.
The detailed description of the present disclosure will be further described in detail below with reference to the drawings and examples. The following examples are used to illustrate the disclosure, but are not intended to limit the scope of the disclosure. It should be noted that the embodiments in the disclosure and the features in the embodiments can be arbitrarily combined with each other, as long as they contradict each other.
An embodiment of the present disclosure provide an active matrix organic light emitting diode back plate integrated with a thin film battery to overcome the defects of the existing module, such as a large thickness of the whole module and a high production cost.
In the context of the present disclosure, two elements that are coplanar means that the two elements are juxtaposed at substantially the same height, the two elements being arranged on the same plane parallel to the substrate, or the two elements being sandwiched between the same two layers.
In an embodiment of the present disclosure, the thin film transistor includes a gate electrode, an active layer, a first electrode, and a second electrode; and the thin film battery includes a positive current collector, a positive electrode, an electrolyte, a negative electrode, and a negative current collector. A thin film transistors and a thin film battery that are coplanar can be formed by a single preparation process. Among them, forming the thin film transistor and the thin film battery by a single preparation process means that the gate electrode of the thin film transistor and the positive electrode current collector of the thin film battery are arranged in the same layer, and the first electrode and the second electrode of the thin film transistor as well as the negative current collector of the thin film battery layer are arranged in the same layer. In the context of the present disclosure, the two elements being “arranged in the same layer” mean that the two elements are formed of the same material by a single patterning process.
By constructing a thin film transistor and a thin film battery that are coplanar, the active matrix organic light emitting diode back plate provided by the embodiments of the present disclosure maximizes the integration degree, effectively reduces the overall module thickness, forms a thin film transistor and a thin film battery through a single preparation process, minimizes the number of the patterning process, simplifies the preparation process, and effectively reduces production costs.
The technical solutions of the embodiments of the present disclosure will be described in detail below by means of specific embodiments.
As shown in
The structure of the AMOLED back plate of this embodiment will be described in detail below from the perspectives of a thin film transistor and a thin film battery.
As shown in
In this embodiment, the active layer 21 is made of polysilicon, the doped regions on both sides of the active layer 21 being P-type doped polysilicon; the gate electrode 22 is a double gate structure, in which the two gate electrodes 22 are juxtaposed at a position corresponding to the channel region of the active layer 21; the first electrode 23 is a drain electrode and connected to the doped region on one side of the active layer 21, and the second electrode 24 is a source electrode and connected to the doped region on the other side of the active layer 21. In actual implementation, the buffer layer is not necessary, and may be provided according to the process requirements. The gate electrode may also adopt a single gate structure, and the doped region may also adopt N-doped polysilicon. The first electrode and the second electrode may also be the source electrode and the drain electrode, respectively.
As shown in
Generally, according to the type of electrolytes thereof, a thin film battery can be basically classified into three major categories: a liquid electrolyte thin film battery, a solid electrolyte thin film battery, and a gel electrolyte thin film battery. The all solid state thin film battery has its inherent advantages, that is, it does not dry or leak, and its preparation process can be compatible with the array structure process in the back plate. The temperature of the AMOLED back plate is increased during operation, which is more favorable for the all solid state thin film battery to achieve better performance. Therefore, the thin film battery 30 of the present embodiment is preferably an all solid state thin film lithium battery. In this embodiment, the respective structures of the thin film battery 30 are stacked. The positive current collector may be made of a material, such as molybdenum Mo or aluminum Al, and the negative current collector may be made of a material, such as molybdenum Mo or copper Cu. The positive electrode may be made of lithium cobalt oxide LCO or lithium manganate LMO, lithium nickel manganese oxide LNMO, lithium nickel cobalt aluminate NCA, nickel cobalt manganese NCM, copper sulfide CuS and other materials; and the negative electrode can be made of tin oxide SnO2, lithium metal, graphite, lithium-containing alloy or lithium-containing compound and other materials. The solid electrolyte can be of lithium phosphide-nitrogen type LiPON, perovskite type LLTO, sulfide type, thio-LISICON electrolyte type Thio-LiSiCON, lithium aluminum phosphate type LATP, garnet type LLZO, lithium germanium phosphide type LGSP or lithium phosphorus sulfur type LPS, etc.
As shown in
As shown in
The technical solution of the embodiment of the present disclosure is further illustrated by the preparation process of the active matrix organic light emitting diode back plate. The “patterning process” in the embodiment of the present disclosure includes many steps such as depositing a film layer, coating a photoresist, exposing a mask, development, etching, stripping a photoresist, etc., and is a mature preparation process in the related art. The deposition may be carried out by a known process such as sputtering, evaporation, chemical vapor deposition, etc. The coating may be carried out by a known coating process. The etching may be carried out by a known method, which is not specifically limited herein.
First, an pattern of the active layer is formed. The forming the active layer pattern includes: sequentially depositing a buffer layer thin film and a polysilicon thin film on the substrate, coating a layer of photoresist on the polysilicon thin film, stepwise exposing and developing the photoresist by using a halftone mask or a gray tone mask, forming an unexposed region at a position of the channel region of the active layer with a photoresist of a first thickness, forming a partially exposed region at a position of the doped region of the active layer with a photoresist of a second thickness less than the first thickness, forming a fully exposed region at other locations without photoresist, and exposing the polysilicon thin film. The polysilicon thin film of the fully exposed region is etched by the first etching, to form a pattern of the active layer on the buffer layer thin film. Subsequently, the photoresist is removed to the second thickness as a whole by a photoresist ashing process, that is, the photoresist in the partially exposed region is removed to expose the polysilicon thin film of the partially exposed region. Then, the exposed polysilicon thin film is P+doped to form a doped region of the active layer 21, and the remaining photoresist is stripped to form a buffer layer 11 and a pattern of the active layer 21 of the thin film transistor on the substrate 10. The active layer 21 includes an undoped region in the middle (channel region) and doped regions on both sides of the channel region, as shown in
In this embodiment, the polycrystalline silicon p-Si thin film may be formed by directly depositing a polysilicon material; or the amorphous thin film may be processed to form a polycrystalline silicon thin film by laser irradiating a deposited amorphous silicon a-Si thin film. For doped regions, high doses of boron may be used, or other ions may be used for implantation. The substrate may be a rigid substrate or a flexible substrate, in which the rigid substrate may be made of glass, plastic, polymer, metal sheet, silicon wafer, quartz, ceramic, mica, etc.; and the flexible substrate may be made of materials, such as polyimide (PI), polyethylene terephthalate (PET), zirconia or alumina. In actual implementation, the buffer layer is not necessary, and the buffer layer may or may not be provided according to actual needs. The buffer layer is used to prevent metal ions in the substrate from diffusing to the active layer, thereby preventing effects on characteristics such as threshold voltage and leakage current. A suitable buffer layer can improve the quality of the back interface of the polysilicon layer, prevent leakage current at the back interface of the polysilicon layer, and further reduce heat conduction and slow down the cooling rate of the silicon heated by the laser. In this embodiment, the buffer layer may be silicon nitride SiNx, silicon oxide SiOx or silicon oxynitride SiOxNx; and may be a single layer or a composite thin film of SiNx/SiOx, SiNx/SiOxNx, SiOxNx/SiOx or SiNx/SiOx/SiOxNx. In actual implementation, it is not necessary to dope the active layer to form the doped regions on both sides. When doping is not required, an pattern of the active layer is formed by patterning the polysilicon thin film using a monotone mask.
Subsequently, patterns of the gate electrode and the positive current collector are formed. The step of forming patterns of the gate electrode and the positive current collector includes: sequentially depositing a first insulating layer thin film and a first metal thin film on the substrate on which the foregoing patterns have been formed, coating a photoresist on the first metal thin film, exposing and developing the photoresist by using a monotone mask, in which an unexposed region is formed at the position of patterns of the gate electrode and the positive current collector and the photoresist is reserved, and a completely exposed region is formed at other positions and no photoresist is reserved, thereby exposing the first metal thin film; etching the first metal thin film exposed by the exposed region and stripping the remaining photoresist, and forming a pattern of the gate electrode 22 of the thin film transistor and a pattern of the positive current collector 31 of the thin film battery on the first insulating layer 12, as shown in
Subsequently, a second insulating layer pattern with via holes is formed. The step of forming the second insulating layer pattern with via holes includes: depositing a second insulating layer thin film on the substrate on which the foregoing patterns have been formed, coating a layer of photoresist on the second insulating layer thin film, and exposing and developing the photoresist by using a monotone mask, forming a fully exposed region at a position of the doped region of the active layer 21 and at the position of the pattern of the positive current collector 31, removing the photoresist, forming an unexposed region at other positions, and retaining the photoresist; etching the fully exposed region and stripping the remaining photoresist to form a pattern of the second insulating layer 13 provided with a first via hole K1, a second via hole K2 and a third via hole K3, in which the first via hole K1 is located at the position of the doped region on one side of the active layer 21, the second via hole K2 is located at the position of the doped region on the other side of the active layer 21, the second insulating layer 13 and the first insulating layer 12 in the first via hole K1 and the second via hole K2 being etched to expose the surface of the doped region of the active layer 21; the third via hole K3 is located at the position of the positive current collector 31, the second insulating layer thin film in the third via hole K3 being etched to expose the surface of the positive current collector 31, as shown in
Subsequently, patterns of the positive electrode, the electrolyte, and the negative electrode pattern are formed. The step of forming the patterns of the positive electrode, the electrolyte, and the negative electrode includes: sequentially forming patterns of the positive electrode 32, the electrolyte 33, and the negative electrode 34 of the thin film battery in the third via hole K3 by a shadow mask process, in which the positive electrode 32 is formed on the positive current collector 31 and connected to the positive current collector 31, the electrolyte 33 is formed on the positive electrode 32, and the negative electrode 34 is formed on the electrolyte 33, as shown in
Subsequently, patterns of the first electrode, the second electrode, and the negative current collector are formed. The step of forming patterns of the first electrode, the second electrode, and the negative current collector includes: depositing a second metal thin film on the substrate on which the foregoing patterns have been formed, patterning the second metal thin film by a patterning process, forming patterns of the first electrode 23 and the second electrode 24 of the thin film transistor on the second insulating layer 13, forming a pattern of the negative current collector 35 of the thin film battery on the negative electrode 34, in which the first electrode 23 is connected to the doped region on the side of the active layer 21 through the first via hole K1, the second electrode 24 is connected to the doped region on the other side of the active layer 21 through the second via hole K2, and the negative current collector 35 is arranged on the negative electrode 34, as shown in
Subsequently, a pattern of the third insulating layer with via holes is formed. The step of forming the third insulating layer pattern with via holes includes: coating a third insulating layer thin film on the substrate on which the foregoing patterns have been formed, and forming a pattern of the third insulating layer 14 with the fourth via hole K4 through masking, exposing and developing, in which the fourth via hole K4 is located at the position of the first electrode 23, and etching the third insulating layer 14 in the fourth via hole K4 to expose the surface of the first electrode 23, as shown in
Subsequently, a pattern of the anode is formed. The step of forming the pattern of the anode includes: depositing a transparent conductive thin film on the substrate on which the foregoing patterns have been formed, patterning the transparent conductive thin film by a patterning process, and forming a pattern of the anode 41 of the light emitting structure layer on the third insulating layer 14, in which the anode 41 is connected to the first electrode 23 of the thin film transistor through the fourth via hole K4, as shown in
Subsequently, a pattern of the fourth insulating layer with via holes is formed. The step of forming the pattern of the fourth insulating layer with the via holes includes: depositing a fourth insulating layer thin film on the substrate on which the foregoing patterns have been formed, patterning the fourth insulating layer thin film by a patterning process, forming a pattern of the fourth insulating layer 15 with the fifth via hole K5, in which the fifth via hole K5 is located at the position of the anode 41, and etching the fourth insulating layer 15 in the fifth via hole K5 to expose the surface of the anode 41, as shown in
Subsequently, patterns of the light emitting layer, the cathode and the package layer are formed. The step of forming patterns of the light emitting layer, the cathode and the package layer includes: forming patterns of the light emitting layer 42 and the cathode 43 sequentially on the substrate on which the foregoing patterns have been formed in a vapor deposition manner, in which the light emitting layer 42 is formed on the anode 41 in the fifth via hole K5 to connect the light emitting layer 42 to the anode 41, and the cathode 43 is arranged on the light emitting layer 42. Finally, the package layer 16 is formed on the substrate on which the foregoing patterns have been formed by coating, as shown in
As can be seen from the foregoing description, in the present embodiment, the gate electrode of the thin film transistor and the positive current collector of the thin film battery are arranged in the same layer and formed by a single patterning process, and the first electrode and the second electrode of the thin film transistor as well as the negative current collector of the thin film battery are arranged in the same layer and formed by a single patterning process, thus a simultaneous preparation of a thin film transistor and thin film battery that are coplanar can be achieved thereby. Since the thin film transistor and the thin film battery are coplanar, the active matrix organic light emitting diode back plate of the embodiment of the present disclosure maximizes integration and reduces the overall module thickness, as compared with the existing combined structure. Since the thin film transistor and the thin film battery are simultaneously prepared, the active matrix organic light emitting diode back plate of the embodiment of the present disclosure significantly reduces the number of patterning process, simplifies the preparation process, and reduces the production cost, as compared with the existing stacked structure.
It should be noted that the foregoing description is merely an example of preparing an AMOLED back plate, and the disclosure is not specifically limited herein. In actual implementation, the preparation process can be adjusted according to actual needs. For example, in the preparation process of
As shown in
As shown in
In this embodiment, the material of the active layer 21 is a metal oxide such as IGZO or ITZO, the first electrode 23 is a drain electrode, and the second electrode 24 is a source electrode. In actual implementation, the buffer layer is not necessary, and may be provided according to the process requirements. The first electrode and the second electrode may also be the source electrode and the drain electrode, respectively.
As shown in
In this embodiment, the thin film battery is preferably an all solid state thin film lithium battery.
As shown in
As shown in
The technical solution of the embodiment of the present disclosure is further illustrated by the preparation process of the active matrix organic light emitting diode back plate.
First, patterns of the gate electrode and the positive current collector are formed. The step of forming patterns of the gate electrode and the positive current collector includes: sequentially depositing a buffer layer thin film and a first metal thin film on the substrate, patterning the first metal thin film by a patterning process, and forming a buffer layer 11 and patterns of a gate electrode 22 of the thin film transistor and a the positive current collector 31 of the thin film battery on the substrate 10, as shown in
Subsequently, an pattern of the active layer is formed. The step of forming the pattern of the active layer includes: sequentially depositing a first insulating layer thin film and an active layer thin film on the substrate on which the foregoing patterns have been formed, performing a conducting process on the active layer thin film, then performing a patterning process on the conducted active layer thin film through a patterning process, to form a pattern of the first insulating layer 12 covering the gate electrode 22 and the positive current collector 31 and to form a pattern of the active layer 21 on the first insulating layer 12, as shown in
Subsequently, a via hole is provided on the first insulating layer. The step of providing the via hole on the first insulating layer includes: coating a photoresist on the first insulating layer 12, exposing and developing the photoresist by using a monotone mask, forming a fully exposed region at a position of positive current collector 31, removing the photoresist, forming an unexposed region at other positions, and retaining the photoresist; etching the fully exposed region and stripping the remaining photoresist, forming a pattern of the third via hole K3 on the first insulating layer 12, in which the third via hole K3 is located at the position of the positive current collector 31, the first insulating layer 12 in the third via hole K3 being etched to expose the surface of the positive current collector 31, as shown in
Subsequently, the step of forming patterns of the positive electrode, the electrolyte, and the negative electrode are identical in a manner and structure to be formed to that of forming patterns of the positive electrode, the electrolyte, and the negative electrode in the foregoing embodiment, as shown in
Subsequently, patterns of the first electrode, the second electrode, and the negative current collector are formed. The step of forming patterns of the first electrode, the second electrode, and the negative current collector includes: depositing a second metal thin film on the substrate on which the foregoing patterns have been formed, patterning the second metal thin film by a patterning process, forming patterns of the first electrode 23 and the second electrode 24 of the thin film transistor on the first insulating layer 12, forming a pattern of the negative current collector 35 of the thin film battery on the negative electrode 34, in which one end of the first electrode 23 proximate to the second electrode 24 is arranged on the active layer 21, one end of the second electrode 24 proximate to the first electrode 23 is also arranged on the active layer 21, a conductive channel of the thin film transistor is formed between the first electrode 23 and the second electrode 24, and a negative current collector 35 is arranged on the negative electrode 34 as shown in
Subsequently, a pattern of the third insulating layer with via holes is formed. The step of forming the third insulating layer pattern with via holes includes: coating a third insulating layer thin film on the substrate on which the foregoing patterns have been formed, and forming a pattern of the third insulating layer 14 with the fourth via hole K4 by patterning the third insulating layer thin film by a patterning process, in which the fourth via hole K4 is located at the position of the first electrode 23, and etching the third insulating layer 14 in the fourth via hole K4 to expose the surface of the first electrode 23, as shown in
Subsequently, patterns of the anode, the pixel definition layer, the light emitting layer, and the cathode pattern are formed as shown in
In this embodiment, the materials used for the respective structural layers are same as those of the foregoing embodiments except for the active layer, and are not described herein again.
In the present embodiment, the gate electrode of the thin film transistor and the positive current collector of the thin film battery are arranged in the same layer and formed by a single patterning process, and the first electrode and the second electrode of the thin film transistor as well as the negative current collector of the thin film battery are arranged in the same layer and formed by a single patterning process, thus a simultaneous preparation of a thin film transistor and thin film battery that are coplanar can be achieved thereby. Since the thin film transistor and the thin film battery are of a coplanar structure, the active matrix organic light emitting diode back plate of the embodiment of the present disclosure maximizes integration and reduces the overall module thickness, as compared with the existing combined structure. Since the thin film transistor and the thin film battery are simultaneously prepared, the active matrix organic light emitting diode back plate of the embodiment of the present disclosure significantly reduces the number of patterning process, simplifies the preparation process, and reduces the production cost, as compared with the existing stacked structure.
Specifically, the thin film transistor 20 of the AMOLED back plate of the present embodiment includes: a buffer layer 11 covering the substrate 10; a gate electrode 22 arranged on the buffer layer 11, in which the gate electrode 22 and the positive current collector 31 of the thin film battery 30 are arranged in a same layer and formed by a single patterning process; a first insulating layer 12 covering the gate electrode 22; an active layer 21covering the first insulating layer 12; an etch stop layer 25 arranged on the active layer 21; a first electrode 23 and a second electrode 24 arranged on the first insulating layer 12, in which one end of the first electrode 23 is arranged on the etch stop layer 25, one end of the second electrode 24 is arranged on the etch stop layer 25, a conductive channel of the thin film transistor is formed between the first electrode 23 and the second electrode 24, and the first electrode 23 and the second electrode 24 as well as the negative current collector 35 of the thin film battery 30 are arranged in the same layer and formed by a single patterning process; a third insulating layer 14 covering the first electrode 23 and the second electrode 24, on which the third via hole exposing the first electrode 23 is provided.
The main process for preparing the active matrix OLED back plate is same as that of the previous embodiment, except that patterns of the active layer and the etch stop layer are formed by a halftone mask or a gray tone mask. The specific processing includes: after forming of patterns of the gate electrode and the positive current collector, sequentially depositing the first insulating layer thin film and the active layer thin film, performing a conducting process on the active layer thin film, and then depositing an etch stop layer thin film on the conducted active layer thin film; coating a layer of photoresist on the etch stop layer thin film, stepwise exposing and developing the photoresist by using a halftone mask or a gray tone mask, forming an unexposed region at a position of the etch stop layer with a photoresist of a first thickness, forming a partially exposed region at a position of the active layer with a photoresist of a second thickness less than the first thickness, forming a fully exposed region at other locations without photoresist, and exposing the etch stop layer thin film. The etch stop layer thin film and the active layer thin film of the fully exposed region are etched by the first etching, to form a pattern of the active layer pattern. Then, the photoresist is removed to the second thickness as a whole by a photoresist ashing process, that is, the photoresist in the partially exposed region is removed to expose the etch stop layer thin film of the partially exposed region. Then, the etch stop layer thin film exposed by the partially exposed regions is etched by a second etching, and the remaining photoresist is stripped to form an etch barrier pattern on the active layer pattern. In this embodiment, the etch stop layer is provided for avoiding the over etching of the channel region of the active layer in the subsequent patterning of the first electrode and the second electrode, to ensure the electrical performance of the thin film transistor.
This embodiment not only has the advantageous effects of the previous embodiment, but also ensures the electrical performance of the thin film transistor by providing an etch stop layer.
Although the foregoing first two embodiments have been described with a bottom gate structure, the present disclosure is also applicable to a top gate structure. For example, the top gate oxide type AMOLED back plate includes: a substrate, a light shielding layer formed on the substrate, a buffer layer covering the light shielding layer, an oxide active layer formed on the buffer layer, a gate insulating layer and a gate electrode formed on the oxide active layer, an interlayer dielectric layer covering the gate electrode, a source electrode and a drain electrode formed on the interlayer dielectric layer, and the planarization layer covering the source electrode and the drain electrode.
In the AMOLED back plate of this embodiment, the pixel driving circuits in each pixel unit are electrically connected to each other, and the positive electrodes and the negative electrodes of all M*N all solid state lithium batteries are respectively connected together by wires arranged on the substrate, and are respectively connected to a flexible printed circuit (FPC) 400. Each of the all solid state lithium batteries is charged and discharged through the flexible circuit board 400. The AMOLED back plate is supplied with electric energy for display when the all solid state lithium battery is discharged, and is charged when the all solid state lithium battery consumes electric power to a certain extent.
Embodiments of the present disclosure also provide a method of preparing an active matrix organic light emitting diode back plate.
The step S1 may include: forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by a single patterning process; and forming a first electrode and a second electrode of the thin film transistor as well as the negative current collector of the thin film battery by a single patterning process.
The thin film battery includes an all solid state thin film lithium battery.
In another embodiment, step Si includes: S111, forming a polysilicon active layer of the thin film transistor on a substrate; S112, forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by a single patterning process; S113, forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially; and S114, forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by a single patterning process.
Step S111 includes: sequentially depositing a buffer layer thin film and a polysilicon thin film on the substrate, coating a layer of photoresist on the polysilicon thin film, stepwise exposing and developing the photoresist by using a halftone mask or a gray tone mask, forming an unexposed region at a position of the channel region of the active layer with a photoresist of a first thickness, forming a partially exposed region at a position of the doped region of the active layer with a photoresist of a second thickness less than the first thickness, forming a fully exposed region at other locations without photoresist, and exposing the polysilicon thin film; etching the polysilicon thin film in the fully exposed region by the first etching; exposing the polysilicon thin film in the partially exposed region by the ashing process; P+ doping the polysilicon thin film exposed in the partially exposed region, stripping the remaining photoresist, and forming a buffer layer and a polysilicon active layer of the thin film transistor on the substrate, in which the polysilicon active layer includes a channel region in the middle and doped regions located on both sides of the channel region.
Step S112 includes: sequentially depositing a first insulating layer and a first metal thin film; forming a first insulating layer covering the polysilicon active layer as well as a gate electrode of the thin film transistor arranged on the first insulating layer and a positive current collector of the thin film battery by a patterning process.
Step S113 includes: forming a second insulating layer covering the gate electrode and the positive current collector by a patterning process; forming a first via hole, a second via hole, and a third via hole on the second insulating layer, in which the first via hole and the second via hole are located at a position where the doped region of the active layer is located, and the third via hole is located at a position where the positive current collector is located; and forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially in the third via hole.
Step S114 includes: depositing a second metal thin film; forming a first electrode and a second electrode of the thin film transistor on the second insulating layer by a patterning process, and forming a negative current collector of the thin film battery on the negative electrode, in which the first electrode and the second electrode are respectively connected to the doped region of the active layer through the first via hole and the second via hole, and the negative current collector is formed on the negative electrode.
In another embodiment, step Si includes: S121, forming a gate electrode of the thin film transistor and a positive current collector of the thin film battery by a single patterning process on the substrate; S122, forming an oxide active layer of the thin film transistor; S123, forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially; and S124, forming a first electrode and a second electrode of the thin film transistor as well as a negative current collector of the thin film battery by a single patterning process.
Step S121 includes: sequentially depositing a buffer layer thin film and a first metal thin film on the substrate; forming a buffer layer as well as a gate electrode of the thin film transistor and a positive current collector of the thin film battery arranged on the buffer layer by a patterning process.
Step S122 includes: depositing a first insulating layer thin film and an active layer thin film sequentially; and forming a first insulating layer covering the gate electrode and the positive current collector as well as an oxide active layer arranged on the first insulating layer by a patterning process.
Step S123 includes: forming a third via hole on the first insulating layer by a patterning process, the third via hole being located at a position where the positive current collector is located; and forming a positive electrode, an electrolyte, and a negative electrode of the thin film battery sequentially in the third via hole.
Step S124 includes: depositing a second metal thin film; forming a first electrode and a second electrode of the thin film transistor on the first insulating layer and forming a negative current collector of the thin film battery on the negative electrode by a patterning process, in which one end of the first electrode is connected to the oxide active layer, one end of the second electrode is connected to the oxide active layer, a conductive channel of the thin film transistor is formed between the first electrode and the second electrode, and the negative current collector is formed on the negative electrode.
Step S2 includes: S21, forming a third insulating layer with a fourth via hole, in which the fourth via hole is located at a position of the first electrode; S22, depositing a transparent conductive thin film, and forming an anode of the light emitting structure layer on the third insulating layer through a patterning process, in which the anode is connected to the first electrode through the fourth via hole; S23, forming a fourth insulating layer with a fifth via hole, in which the fifth via hole is located at a position of the anode; S24, sequentially forming a light emitting layer and a cathode in the fifth via hole; and S25, forming an package layer.
The specific process for preparing the active matrix organic light emitting diode back plate has been described in detail in the process for preparing the active matrix organic light emitting diode back plate of the foregoing embodiment, and will not be described herein.
In the method for preparing the active matrix organic light emitting diode back plate provided by the embodiment of the present disclosure, the gate electrode of the thin film transistor and the positive current collector of the thin film battery are formed by a single patterning process, and the first electrode and the second electrode of the thin film transistor as well as the negative current collector of the thin film battery are formed by a single patterning process, thus a simultaneous preparation of a thin film transistor and thin film battery that are coplanar can be achieved thereby. The embodiment significantly reduces the number of patterning process, simplifies the preparation process, and reduces the production cost, as compared with the existing preparation method. At the same time, the prepared active matrix organic light emitting diode back plate maximizes integration and reduces the overall module thickness.
The embodiment of the present disclosure further provides a display panel, including the AMOLED back plate of the foregoing embodiment. The display panel may be a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator, or any product or component having a display function. Since the display panel includes any of the above AMOLED back plates, the same technical problem can be solved and the same technical effects are obtained, which will not be described herein.
In the description of the present invention, it should be noted that the terms “middle”, “up”, “down”, “front”, “back”, “vertical”, “horizontal”, “top”, “bottom”, “inside”, “outside”, etc. indicating the orientation or spatial relationship is based on the orientation or spatial relationship shown in the drawings, and are merely for the convenience of describing the present invention and the simplification of the description, rather than indicating or implying that the referred device or element must have a particular orientation, or be constructed and operated in a particular orientation. Thus, it should not be construed as a limitation on the present invention.
In the description of the embodiments of the present disclosure, it should be understood that “thin film” refers to a layer of thin film formed of some material on a substrate by deposition or other processes. If the “thin film” does not require a patterning process throughout the manufacturing process, the “thin film” may also be referred to as “layer”; and if the “thin film” requires a patterning process throughout the manufacturing process, it is referred to as “thin film” before the patterning process, and referred to as “layer” after the patterning process. The “layer” after the patterning process contains at least one “pattern”.
In the description of the embodiment of the present disclosure, it should be noted that, unless expressly stated or limited otherwise, the terms “mount”, “connect” or “join” shall be interpreted broadly, and may be, for example, fixed connection, removable connection, or integral connection; may be a mechanical connection, may also be an electrical connection; may be direct connection, or may be indirect connection through an intermediary medium, and may be the internal communication of two components. The specific meanings of the above terms in the present disclosure can be understood by a person skilled in the art on the specific basis.
The embodiments disclosed in the present disclosure are as described above, but they are merely used to facilitate the understanding of the embodiments of the present disclosure, and are not intended to limit the embodiments of the present disclosure. Any modification and variation in the form and details of the present disclosure may be made by one skilled in the art without departing from the spirit and scope of the present disclosure. The scope of patent protection is still subject to the scope defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201811074915.1 | Sep 2018 | CN | national |
The present disclosure is the U.S. national phase of PCT Application No. PCT/CN2019/094793 filed on Jul. 5, 2019, which claims a priority to Chinese Patent Application 201811074915.1 filed on Sep. 14, 2018, the disclosures of which are incorporated in their entirety by reference herein.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2019/094793 | 7/5/2019 | WO | 00 |