Claims
- 1. A display device having at least an active matrix panel, the active matrix panel comprising:a first transparent substrate; a second transparent substrate arranged opposite to the first transparent substrate; a liquid crystal material arranged between the first and second transparent substrate, wherein the first transparent substrate includes, a plurality of gate lines, a plurality of source lines, a plurality of pixel thin film transistors formed in intersections of the gate lines and the source lines, a gate line driver circuit formed of first thin film transistors and connected to the gate lines, a source line driver circuit formed of second thin film transistors and connected to the source line, a processing circuit having a function of mask-processing to decrease noise of an image, the processing circuit comprising: a standard clock generator circuit having third thin film transistors, a counter circuit having fourth thin film transistors, and a clock generator separate from said standard clock generator circuit and controlling at least one of the gate line driver circuit and the source line driver circuit, wherein said counter circuit is controlled by a clock signal generated in said standard clock generator, and wherein said counter circuit is a circuit designating an address of pixels to be mask-processed.
- 2. The device of claim 1 wherein the first, second and third thin film transistors are selected from the group consisting of a complementary type, a P-type and a N-type.
- 3. The device of claim 1 wherein a memory device is provided outside the active matrix panel.
- 4. The display device according to claim 1, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 5. A display device having at least an active matrix panel, the active matrix panel comprising:a first transparent substrate; a second transparent substrate arranged opposite to the first transparent substrate; a liquid crystal material arranged between the first and second transparent substrate, wherein the first transparent substrate includes, a plurality of gate lines, a plurality of source lines, a plurality of pixel thin film transistors formed in intersections of the gate lines and the source lines, a processing circuit having a function of mask-processing to decrease noise of an image, the processing circuit comprising: a standard clock generator circuit having first thin film transistors, and a counter circuit having second thin film transistors, wherein the counter circuit is controlled by a clock signal generated in the standard clock generator circuit, and wherein said counter circuit is a circuit designating an address of pixels to be mask-processed.
- 6. The display device according to claim 5, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 7. A display device having at least an active matrix panel, the active matrix panel comprising:a first transparent substrate; a second transparent substrate arranged opposite to the first transparent substrate; a liquid crystal material arranged between the first and second transparent substrate, wherein the first transparent substrate includes, a plurality of gate lines, a plurality of source lines, a plurality of pixel thin film transistors formed in intersections of the gate lines and the source lines, a processing circuit having a function of mask-processing to decrease noise of an image, the processing circuit comprising: a standard clock generator circuit having first thin film transistors, and a counter circuit having second thin film transistors, wherein the output terminal of the standard clock generator circuit is directly connected to the counter circuit, and wherein said counter circuit is a circuit designating an address of pixels to be mask processed.
- 8. The display device according to claim 7, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 9. A display device having at least an active matrix panel, the active matrix panel comprising:a substrate; a display area comprising a plurality of pixels; and a circuit area comprising a circuit for designating an address of pixels to be mask-processed to decrease noise of an image, wherein said display area and said circuit area are formed on said substrate.
- 10. A display device of claim 9 wherein said substrate is a transparent substrate.
- 11. A display device of claim 9 wherein said display device is a liquid crystal panel.
- 12. The display device of claim 9 wherein a memory device is provided outside the active matrix panel.
- 13. The display device according to claim 9, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 14. A display device having at least an active matrix panel, the active matrix panel comprising:a substrate; a display area comprising a plurality of pixels; and a circuit area comprising a circuit for designating an address of pixels to be mask-processed to decrease noise of an image, wherein said display area and said circuit area are formed on said substrate and wherein said circuit for designating an address is a counter circuit.
- 15. A display device of claim 14 wherein said substrate is a transparent substrate.
- 16. A display device of claim 14 wherein said display device is a liquid crystal panel.
- 17. The display device of claim 14 wherein a memory device is provided outside the active matrix panel.
- 18. The display device according to claim 14, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 19. A display device having at least an active matrix panel, the active matrix panel comprising:a display area comprising a plurality of pixels; and a circuit area comprising a circuit for designating an address of the pixels to be mask-processed to decrease noise of an image and a standard clock generator, wherein said display area and said circuit area are formed on said substrate, wherein said circuit for designating an address is a counter circuit, and wherein said counter circuit is controlled by a clock signal generated by said standard clock generator.
- 20. A display device of claim 19 wherein said substrate is a transparent substrate.
- 21. A display device of claim 19 wherein said display is a liquid crystal panel.
- 22. The display device of claim 19 wherein a memory device is provided outside the active matrix panel.
- 23. The display device according to claim 19, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 24. A display device having at least an active matrix panel, the active matrix panel comprising:a display area comprising a plurality of pixels; and a circuit area comprising a circuit for designating an address of the pixels to be mask-processed to decrease noise and a standard clock generator, wherein said display area and said circuit area are formed on said substrate, wherein said circuit for designating an address is a counter circuit comprising a substrate CMOS circuit, and wherein said counter circuit is controlled by a clock signal generated by said standard clock generator.
- 25. A display device of claim 24 wherein said substrate is a transparent substrate.
- 26. A display device of claim 24 wherein said display device is a liquid crystal panel.
- 27. The display device of claim 24 wherein a memory device is provided outside the display device.
- 28. The display device according to claim 24, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 29. A display device having at least an active matrix panel, the active matrix panel comprising:a substrate; a plurality of gate lines formed on said substrate; a plurality of source lines formed on said substrate; a plurality of pixel thin film transistors formed in intersections of the gate lines and the source lines; a processing circuit having a function of mask-processing to decrease noise of an image, the processing circuit comprising: a standard clock generator circuit having first thin film transistors formed on said substrate; and a counter circuit having second thin film transistors formed on said substrate; wherein said counter circuit is controlled by a clock signal generated in said standard clock generator, and wherein said counter circuit is a circuit designating an address of pixels to be mask-processed.
- 30. The device of claim 29 wherein the first and second thin film transistors are selected from the group consisting of a complementary type, a P-type and a N-type.
- 31. The device of claim 29 wherein a memory device is provided outside of said substrate.
- 32. The display device according to claim 29, wherein display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 33. A display device having at least an active matrix panel, the active matrix panel comprising:a substrate; a plurality of gate lines formed on said substrate; a plurality of source lines formed on said substrate; a plurality of pixel thin film transistors formed in intersections of the gate lines and the source lines; a processing circuit having a function of mask-processing to decrease noise of an image, the processing circuit comprising: a standard clock generator circuit having first thin film transistors formed on said substrate; and a counter circuit having second thin film transistors formed on said substrate; wherein the output terminal of the standard clock generator circuit is directly connected to the counter circuit, and wherein said counter circuit is a circuit designating an address of pixels to be mask-processed.
- 34. The device of claim 33 wherein a memory device is provided outside of said substrate.
- 35. The display device according to claim 33, wherein the display device further comprises a micro-processing unit provided outside the active matrix panel, and the micro-processing unit is operationally connected to the active matrix panel.
- 36. A display device having at least an active matrix panel, the active matrix panel comprising:a substrate; a plurality of gate lines formed on said substrate; a plurality of source lines formed on said substrate; a plurality of pixel thin film transistors formed in intersections of the gate lines and the source lines; a processing circuit having a function of mask-processing to decrease noise of an image, the processing circuit comprising: a standard clock generator circuit having first thin film transistors formed on said substrate; a counter circuit having second thin film transistors formed on said substrate; and a micro-processing unit for controlling said display device, said micro-processing unit provided outside of said substrate, wherein said counter circuit is controlled by a clock signal generated in said standard clock generator, and wherein said counter circuit is a circuit designating an address of pixels to be mask-processed.
- 37. The device of claim 36 wherein the first and second thin film transistors are selected from the group consisting of a complementary type, a P-type and a N-type.
- 38. The device of claim 36 wherein a memory device is provided outside of said substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-270565 |
Oct 1994 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 08/539,051 filed on Oct. 4, 1995.
US Referenced Citations (17)
Foreign Referenced Citations (23)
Number |
Date |
Country |
275 140 |
Jul 1988 |
EP |
0 474 474 |
Mar 1992 |
EP |
0 497 980 |
Aug 1992 |
EP |
0 507 639 |
Oct 1992 |
EP |
0 588 398 |
Nov 1997 |
EP |
0 588 398 |
Nov 1997 |
EP |
0 588 398 |
Nov 1997 |
EP |
61-137194 |
Jun 1986 |
JP |
63-217326 |
Sep 1988 |
JP |
01-289917 |
Nov 1989 |
JP |
02-084770 |
Mar 1990 |
JP |
04-097292 |
Mar 1992 |
JP |
04-181227 |
Jun 1992 |
JP |
04-350627 |
Dec 1992 |
JP |
04-362924 |
Dec 1992 |
JP |
05-193922 |
Apr 1993 |
JP |
05134720 |
May 1993 |
JP |
05210364 |
Aug 1993 |
JP |
0 593 266 |
Apr 1994 |
JP |
06-123896 |
May 1994 |
JP |
406160039 |
Jun 1994 |
JP |
06-202160 |
Jul 1994 |
JP |
07-140938 |
Jun 1995 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/539051 |
Oct 1995 |
US |
Child |
08/539051 |
|
US |