The present invention relates to an active matrix type display, and more particularly, to a display including at least one memory provided in pixels.
An active matrix type display includes display elements and memories, and the display elements are disposed in pixels which are formed by gate lines and source lines crossed in the form of a matrix, and the memories maintain the data provided to the display elements.
Although the memories can be static or dynamic memories, considering the area occupied by the memories, the dynamic memories are mostly used.
Furthermore, although the conventional memory in the pixel is only 1 bit, in order to display better gray scale with multi-scale, multi-bit memories have been developed, for example, 4 bits. Although 4 memories are needed to be 4-bit in the following description, the following description will be started from a simple structure with 1-bit memory, firstly.
Referring to
Referring to
It is generally understood that the DRAM has to be refreshed periodically for maintaining the memory data. For the advantages of low area occupancy in a pixel opening and low power consumption, it is preferred to use the active matrix type display, such as active matrix LCD.
However, when using the liquid crystal, according to the electrochemical characteristics thereof, in a status of continuously applying the same voltage thereto, the movement of the liquid crystal deteriorates, and the so-called image sticking effect occurs. As a result, the polarity of the voltage applied to the liquid crystal has to be periodically inversed.
Referring to
Referring to
In this structure, the input of the refreshing signal of the DRAM cell 1 is used to change the output voltage of the DRAM. The n-channel TFT and the p-channel TFT output a voltage to a pixel electrode 4 in accordance with a relationship between the reference voltage VrefA and the reference voltage VrefB, and the liquid crystal cell can present the transmittance according to the voltage. The polarity of the voltage applied to the liquid crystal can be inversed by the DRAM output voltage in each time of the refreshing.
Namely, when the DRAM output voltage is a high level, and the nTFT is turned on, the voltage of the pixel electrode is VrefA. When the refreshing of the DRAM is proceeded, the DRAM output is changed to a low level. In the meanwhile, nTFT is turned off, and the pTFT is turned on, and therefore the voltage of the pixel electrode is Vref B.
However, the refreshing frequency of the DRAM corresponds to the maintenance of the memory content, and the refreshing required for the pixel, i.e. the polarity inversion, is used to prevent the image sticking effect. Therefore, the refreshing required for the pixel has not to be executed so frequently as the refreshing of the DRAM. The refreshing frequencies therefore the pixel and the DRAM need not to be identical.
As a result, a pixel circuit, which executes the refreshing of the DRAM and the polarity inversion of the pixel at the same time, has unnecessary power consumption, and thus it is desirable to provide an active matrix type display which has low power consumption when using the DRAM.
Therefore, an aspect of the present invention is to provide an active matrix type display for reducing power consumption when including memory cell in circuit for refreshing.
According to one embodiment of the present invention, the active matrix type liquid crystal display comprises a plurality of pixel elements arranged in the form of a matrix, wherein the pixel elements comprise a plurality of liquid crystal elements, at least one dynamic memory cell and a switch device. The dynamic memory cell is disposed at the intersection points of a plurality of source lines and a plurality of gate lines to periodically perform refreshing for inversing the output status of the dynamic memory cell, wherein the transmittance of each of the liquid crystal elements is controlled by a digital output of the dynamic memory cell. The switch device is disposed between the dynamic memory cell and the liquid crystal elements and using a control signal to control the connection between the output of the dynamic memory cell and the liquid crystal elements.
The refreshing is executed once or twice in a short interval periodically, and the control signal provided by the switch device is at a disenable status before the refreshing and is at a enable status just after the refreshing, a refreshing frequency of the twice refreshing in the short interval is higher than an inversing frequency of the once refreshing which inverses the voltage polarity applied to the liquid crystal cells.
Furthermore, the active matrix type liquid crystal display further comprises a D/A converter disposed between the dynamic memory cell and the switch device and converts the digital output of the dynamic memory cell to an analog voltage in accordance with the control signal.
Therefore, the active matrix type liquid crystal display of the present invention includes the switch device disposed between the output of the embedded memory and the liquid crystal cell, and uses the refreshing of the DRAM to inverse the voltage polarity applied to the liquid crystal cell with a low frequency, thereby reducing power consumption.
The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
In order to make the illustration of the present invention more explicit and complete, the following description is stated with reference to
Referring to
In the present embodiment, the switch device 5 is controlled by a control signal Enable to perform switching is disposed between the DRAM 1 and the liquid crystal cell LQ.
When the control signal ENABLE at a high level is in an enable status, the TFT switch 5 is conducted. When the control signal ENABLE at a low level is in a disenable status, the TFT switch 5 is not conducted.
Accordingly, in the disenable status, the DRAM output can be prevented from being applied to the liquid crystal cell.
Furthermore, the voltage polarity applied to the liquid crystal cell can be changed by using the polarity inversion of the output of the DRAM1 synchronized with the refreshing timing.
Referring to
Similar to
When the control signal ENABLE at the high level is in the enable status, the TFT switch 5 is conducted. When the control signal ENABLE at the low level is in the disenable status, the TFT switch 5 is not conducted. Therefore, when the control signal ENABLE is at the low level, the refreshing signal inputted into the DRAM cell 1 can change the output voltage of the DRAM. Even the n-channel TFT (nTFT) and p-channel TFT (pTFT) apply the voltage to the DAC output point 6 in accordance with the relationship between the reference voltage VrefA and the reference voltage VrefB, the voltage can not be applied to the liquid crystal cell LQ.
In the other hand, when the control signal ENABLE at the high level is in the enable status, the TFT switch 5 is conducted, and the potential of the drain common connecting point 6 is conducted to a pixel electrode 4 and applied to the liquid crystal cell LQ. The liquid crystal cell LQ can present the transmittance according to the voltage.
In the above-mentioned structure, first, the relationship between the refreshing and the enabling of the DRAM is illustrated by a comparison example.
Referring to
Referring to
As shown in the highest section, the DRAM refreshing is executed twice in a very short interval, such as 10 μs, and then returns to the original level and proceeds repeatedly in a designated period, such as 100 μs, and the refreshing for inversing the polarity of the liquid crystal is executed once.
The DAC output of the second section is substantially an inversion signal of the DRAM output signal.
The signal ENABLE of the third section corresponds to the DRAM refreshing. The first refreshing is at the low level, i.e. the disenable status, and then the second refreshing is at the high level, i.e. returning to the original enable status.
Referring to the level of the pixel electrode of the fourth section, when the signal ENABLE is at the low level, the DAC output varies. However, the voltage level transmitted to the pixel electrode does not vary. Since the above-mentioned twice refreshing is executed in a very short interval, such as 10 μs. Therefore, in comparison with the whole, the slight variation can be regarded as that no variation occurs. When executing the once refreshing to inversing the polarity of the liquid crystal, the variation of the DAC output is continuous to proceed, and thus the level of the pixel electrode varies significantly.
The level of the common electrode of the fifth section is inversed in synchronization of the once refreshing. Consequently, the level of (pixel electrode-common electrode) of the sixth section can have the voltage level variation of the polarity inversion relative to a ground voltage level (GND).
Furthermore, the refreshing of the DRAM is generally executed by using the pulse with substantially 50% duty cycle. In the present invention, the normal refreshing is executed twice in a very short interval, and the refresh of the polarity inversion is merely executed once.
As a result, before and after the pulse for refreshing is changed to the high level, the enable switch is in the disenable status. After the twice DRAM refreshing is executed in the short interval, and the refreshing pulse returns to the low level, the enable switch is in the enable status. When proceeding the polarity inversion of the liquid crystal, the enable switch is in the disenable status before the refreshing pulse being at the low level.
Therefore, the output polarity of the DRAM output returns to the same status immediately after the refreshing, and the refreshing signal is almost maintained at the same level in the same period. Accordingly, in the period which the switch is at the disenable status, the level of the pixel electrode almost does not vary. Furthermore, even the slight variation occurs, it almost can not be recognized in the gray scale, thereby improving the image quality.
In that manner, with the use of the enable switch of the present embodiment, the refreshing and the voltage level control of the liquid crystal can be separated, and the signal for refreshing when enabling is also used to inverse the polarity of the liquid crystal. Namely, when refreshing, the twice refreshing in the short interval, which does not effect the variation of the level of the pixel electrode, is executed, and the liquid crystal polarity is changed, and the once refreshing is executed, and the refreshing signal can be also used to the polarity inversion of the liquid crystal. It is very sufficient to execute the polarity inversion of the liquid crystal for 1 second. In the present embodiment, the polarity inversion is executed once in each ten times of the refreshing. Therefore, the refreshing frequency of the polarity inversion of the liquid crystal is significantly lower than the refreshing frequency of the DRAM, thereby greatly reducing the power consumption.
Furthermore, in the embodiment illustrated in
Referring to
The source line is connected to a demultiplexer 11. When the data outputted from the source line is a 4-bit signal, the demultiplexer 11 is a 1:4 type. The four sets of the data, which are taken out, are respectively memorized corresponding to the DRAM 12, i.e. the DRAM 12 is 4-bit.
The 4-bit is separated into a LSB 2-bit and a MSB 2-bit for processing.
Referring to
As is understood by a person skilled in the art, the foregoing embodiments of the present invention are strengths of the present invention rather than limiting of the present invention. It is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims, the scope of which should be accorded the broadest interpretation so as to encompass all such modifications and similar structures.
Number | Date | Country | Kind |
---|---|---|---|
2008-277228 | Oct 2008 | JP | national |