This disclosure relates generally to resistor and capacitor (RC) networks used to perform passive filtering and voltage division, and more specifically to a circuit and circuit design structure that encompasses an RC network with pulsed pre-emphasis.
An RC network that performs passive filtering and voltage division has utility with a data converter. In such a scenario where an RC network is used to perform passive filtering and voltage division for a data converter, output from the RC network is often sampled by driving a voltage onto a sampling capacitor. The sampling capacitor usually contains an initial charge from a previous sample and that can result in a disturbance in driving a desired voltage onto the sampling capacitor. The bandwidth of the RC network sets the speed at which the sampling capacitor voltage can resolve the disturbance and settle to the desired voltage value. In most data conversion applications there is a desire to set the bandwidth of the RC network to a bandwidth that is as low as possible in order to attain greater noise rejection. Reducing the bandwidth of the RC network too much will impair its ability to quickly resolve any disturbances that occur while driving the desired voltage onto the sampling capacitor. This leads to sampling errors in the data conversion.
In one embodiment, there is a circuit that comprises an RC filter including a resistive divider formed from a first resistor and a second resistor and a filtering capacitor. The first resistor is configured to receive an input voltage and the second resistor and filtering capacitor are in parallel and configured to generate a reference voltage that is a percentage of the input voltage. An operational amplifier is coupled to the RC filter. A first multiplexer is controlled by a pulse pre-emphasis signal and coupled to the operational amplifier and the RC filter. A second multiplexer controlled by a sample and hold clocking signal has inputs that are coupled to the first multiplexer and ground.
In a second embodiment, there is a method of driving a voltage during a sample and hold operation performed for data conversion. The method in this embodiment comprises dividing an input voltage to a reference voltage that is a percentage of the input voltage; filtering the reference voltage to a predetermined cut-off frequency; driving the reference voltage to a sampling element as a clocking signal transitions from a sample operation to a hold operation; applying a pulse pre-emphasis signal around the transition from the sample operation to the hold operation for a predetermined time interval; actively driving the sampling element with a buffered version of the reference voltage during the predetermined time interval that the pulse pre-emphasis signal is applied to remove any chance for a disturbance; and maintaining the sampling element at the reference voltage during the remainder of the hold operation, after the predetermined time interval has ended and the pulse pre-emphasis signal has been turned off.
In a third embodiment, there is a design structure embodied in a machine readable medium used in a design process of a circuit. The design structure comprises an RC filter including a resistive divider formed from a first resistor and a second resistor and a filtering capacitor. The first resistor is configured to receive an input voltage and the second resistor and filtering capacitor are in parallel and configured to generate a reference voltage that is a percentage of the input voltage. An operational amplifier is coupled to the RC filter. A first multiplexer controlled by a pulse pre-emphasis signal is coupled to the operational amplifier and the RC filter. A second multiplexer controlled by a sample and hold clocking signal has inputs of the second multiplexer that are coupled to the first multiplexer and ground.
Embodiments of this disclosure are directed to a circuit and circuit design structure that can artificially increase the bandwidth of an RC network used to perform the function of passive filtering and voltage division during instances when a voltage disturbance occurs and then lower the artificially increased bandwidth to its normal operating bandwidth after the disturbance has been settled. Artificially increasing the bandwidth of the RC network for a short duration enables the circuit and circuit design structure to quickly settle any voltage disturbances while maintaining high noise rejection.
The circuit 100 of
The circuit 100 further includes an operational amplifier coupled to the RC filter. In one embodiment as shown in
As shown in
In circuit 100, switches M1 and M2 are controlled by a pulse pre-emphasis signal that is generated by a pulse pre-emphasis generating circuit (not shown in
Switches M3 and M4 are controlled by a sample and hold clocking signal that is generated by a sample and hold generating circuit (not shown in
As shown in
Applying the timing diagram of
Before the sample signal transitions to low and the hold signal transitions to high, the pulse pre-emphasis signal is applied to switches M1 and M2 for a short time interval. In this interval that the pulse-pre emphasis signal is high (i.e., the signal is applied to switches M1 and M2), switch M1 is closed while switch M2 is open. And because the circuit 100 is transitioning from a sample phase to a hold phase (i.e., hold becomes high and sample becomes low), switch M3 closes and switch M4 opens, changing the input supplied to the sampling capacitor from ground to the buffered version of the reference voltage Vmid. During the interval that the pulse pre-emphasis signal is high, the operational amplifier is used to ensure that the buffered version of the reference voltage Vmid is supplied to the input of the sampling capacitor Csample. When the end of the pulse pre-emphasis time interval is reached, the pulse pre-emphasis signal turns low, opening switch M1 and closing switch M2. This results in the RC filter supplying the reference voltage Vmid to the sampling capacitor Csample via switches M2 and M3.
The operational amplifier, switches M1 and M2, inverter and pulse pre-emphasis signal ensure that circuit 100 is able to quickly resolve voltage disturbances that arise as the voltage supplied to the input of the sampling capacitor Csample transitions from ground to Vmid, while simultaneously maintaining high noise rejection. Considering circuit 100 without the operational amplifier, switches M1 and M2, inverter and pulse pre-emphasis signal provides an understanding on how voltage disturbances are quickly resolved without negating noise rejection.
In this scenario where circuit 100 does not include the operational amplifier, switches M1 and M2, inverter and pulse pre-emphasis signal, a charge sharing event will occur as there is a transition from the sample operation to a hold operation. As mentioned above, during this transition from sample operation to a hold operation, hold becomes high and sample becomes low, closing switch M3 and opening switch M4. The sampling capacitor Csample consequently transitions from ground to the reference voltage Vmid. A charge sharing event occurs because the capacitor filter Cfilter is holding the voltage at the reference voltage Vmid and the sampling capacitor Csample is initialized to ground. This charge sharing event causes a disturbance that is a temporary voltage change on the reference voltage Vmid. This disturbance represents an error in the voltage reference Vmid and if Vmid does not settle to its expected voltage by the end of the hold phase then the data converter is not going to sample the correct voltage.
The use of the operational amplifier, switches M1 and M2, inverter and pulse pre-emphasis signal in circuit 100 enables the circuit to quickly resolve disturbances by actively driving the desired voltage onto the sampling capacitor while maintaining a high noise rejection of the RC filter. In particular, during the window that a charge sharing event occurs between the filtering capacitor Cfilter and the sampling capacitor Csample, the pulse pre-emphasis signal goes high closing switch M1 and opening switch M2. During this window the operational amplifier provides the buffered version of the voltage reference Vmid to the sampling capacitor Csample via switches M1 and M3. Because switch M2 is open, capacitor filter Cfilter is disconnected from sampling capacitor Csample, obviating a charge sharing event. Since the operational amplifier is a voltage buffer it can drive the buffered version of the reference voltage Vmid to the sampling capacitor Csample very rapidly. This ensures that the operational amplifier is only engaged during the short time interval that the pulse pre-emphasis signal is high in the hold operation. Otherwise, the operational amplifier is disconnected and the RC filter supplies the voltage reference Vmid to the sampling capacitor via switches M2 and M3. Disconnecting the operational amplifier is necessary because the amplifier can have a DC offset error and DC gain error that would cause a sampling error.
With this configuration there is still some charge sharing but it is much smaller as compared to a circuit that does not utilize the operational amplifier, switches M1 and M2, inverter and pulse pre-emphasis signal.
A machine readable computer program may be created by one of skill in the art and stored in computer system 400 or a data and/or any one or more of machine readable medium 475 to simplify the practicing of this invention. In operation, information for the computer program created to run the present invention is loaded on the appropriate removable data and/or program storage device 455, fed through data port 445 or entered using keyboard 465. A user controls the program by manipulating functions performed by the computer program and providing other data inputs via any of the above mentioned data input means. Display device 470 provides a means for the user to accurately control the computer program and perform the desired tasks described herein.
Design process 510 includes using a variety of inputs; for example, inputs from library elements 530 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g. different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 540, characterization data 550, verification data 560, design rules 570, and test data files 585, which may include test patterns and other testing information. Design process 510 further includes, for example, standard circuit design processes such as timing analysis, verification tools, design rule checkers, place and route tools, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 510 without deviating from the scope and spirit of the invention.
Ultimately design process 510 translates the circuit 100, along with the rest of the integrated circuit design (if applicable), into a final design structure 590 (e.g., information stored in a GDS storage medium). Final design structure 590 may comprise information such as, for example, test data files, design content files, manufacturing data, layout parameters, wires, levels of metal, vias, shapes, test data, data for routing through the manufacturing line, and any other data required by a semiconductor manufacturer to produce the circuit 100. Final design structure 590 may then proceed to a stage 595 of design flow 500, where stage 595 is, for example, where final design structure 590 proceeds to tape-out, i.e., is released to manufacturing, is sent to another design house or is sent back to the customer.
It is apparent that there has been provided with this disclosure a circuit and circuit design structure that encompasses an RC network with pulse pre-emphasis. While the disclosure has been particularly shown and described in conjunction with a preferred embodiment thereof, it will be appreciated that variations and modifications will occur to those skilled in the art. Therefore, it is to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.