Claims
- 1. A semiconductor active backplane comprising a semiconductor substrate including an array of addressable active elements and first electrodes, wherein said addressable elements are electrically connected to respective first electrodes of said array such that said first electrodes of the array can be selectively energised, wherein at least part of the region beneath at least one of said first electrodes is formed as a depletion region whereby in use it acts as a reverse biassed capacitative diode wherein at least one charge trapping implant is provided adjacent but spaced from said depletion region.
- 2. A semiconductor active backplane according to claim 1 wherein there is a single active element at each location of the array provided by a single transistor.
- 3. A semiconductor active backplane according to claim 1 wherein the active element(s) have a MOS construction.
- 4. A semiconductor active backplane according to claim 1 wherein substantially the whole of each active element is covered by a metallic conductor, or a pair of metallic conductors.
- 5. A backplane according to claim 1 wherein the array of active elements is covered by an insulating layer, each said active element being connected to a metal electrode on said insulating layer, the array of said metal electrodes thus formed covering more than 65% of the area of said array.
- 6. A backplane according to any claim 5 wherein the said array of said metal electrodes covers more than 80% of the area of said array of addressable active elements.
- 7. A semiconductor active backplane comprising a semiconductor substrate including an array of addressable active elements and first electrodes, wherein said addressable elements are electrically connected to respective first electrodes of said array such that said first electrodes of the array can be selectively energised, wherein at least part of the region beneath at least one of said first electrodes is formed as a depletion region whereby in use it acts as a reverse biassed capacitative diode wherein a guard ring is provided over or around the periphery of said depletion region to prevent or hinder charge carriers from crossing between the depletion region and the rest of the substrate.
- 8. A backplane according to claim 7 wherein the array of active elements is covered by an insulating layer, each said active element being connected to a metal electrode on said insulating layer, the array of said metal electrodes thus formed covering more than 65% of the area of said array.
- 9. A semiconductor active backplane according to claim 7, wherein there is a single active element at each location of the array provided by a single transistor.
- 10. A semiconductor active backplane according to claim 7, wherein the active elements are comprised of a MOS construction.
- 11. A semiconductor active backplane according to claim 7, wherein substantially the whole of each active element is covered by at least one metallic conductor.
- 12. A semiconductor active backplane comprising a semiconductor substrate including an array of addressable active elements and first electrodes, wherein said addressable elements are electrically connected to respective first electrodes of said array such that said first electrodes of said array can be selectively energised, wherein the semiconductor substrate further comprises first and second orthogonal sets of addressing conductors, a respective pair of addressing conductors, one from each set, being associated with the addressing of a corresponding active element, wherein substantially the whole of each active element is covered by at least one of said addressing conductors in the form of a metallic conductor.
- 13. A backplane according to claim 12 wherein the array of active elements is covered by an insulating layer, each said active element being connected to a metal electrode on said insulating layer, the array of said metal electrodes thus formed covering more than 65% of the area of said array.
- 14. A semiconductor active backplane comprising a semiconductor substrate including an array of addressable active elements and first electrodes, wherein said addressable elements are electrically connected to respective first electrodes of said array such that said first electrodes of said array can be selectively energised, wherein the semiconductor substrate further comprises first and second orthogonal sets of addressing conductors, a respective pair of addressing conductors, one from each set, being associated with the addressing of a corresponding active element, characterised in that substantially the whole of each element is covered by said pair of addressing conductors in the form of metallic conductors.
- 15. A backplane according to claim 14 wherein the array of active elements is covered by an insulating layer, each said active element being connected to a metal electrode on said insulating layer, the array of said metal electrodes thus formed covering more than 65% of the area of said array.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9827901 |
Dec 1998 |
GB |
|
Parent Case Info
This application is a continuation of U.S. application Ser. No. 09/868,229 filed Jun. 15, 2001, now abandoned which is a 371 of national stage application No. PCT/GB97/04279 filed Dec. 16, 1999.
US Referenced Citations (7)
Number |
Name |
Date |
Kind |
4816890 |
Ouchi et al. |
Mar 1989 |
A |
5214496 |
Sunami et al. |
May 1993 |
A |
5223919 |
Whight et al. |
Jun 1993 |
A |
5471225 |
Parks |
Nov 1995 |
A |
5748451 |
Thompson et al. |
May 1998 |
A |
6512263 |
Yuan et al. |
Jan 2003 |
B1 |
6570550 |
Handschy et al. |
May 2003 |
B1 |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/868229 |
|
US |
Child |
10/085140 |
|
US |