Adaptive amplifier output common mode voltage adjustment

Information

  • Patent Grant
  • 6975170
  • Patent Number
    6,975,170
  • Date Filed
    Tuesday, March 23, 2004
    20 years ago
  • Date Issued
    Tuesday, December 13, 2005
    18 years ago
Abstract
The circuit with adaptive amplifier output common mode voltage adjustment includes: a differential pre-amplifier; a re-generated comparator having a differential input coupled to a differential output of the pre-amplifier; and a replica comparator coupled to a common mode node of the pre-amplifier for adjusting a common mode of the pre-amplifier. The replica comparator provides a trip-point reference to set the output common mode of the pre-amplifier. This sets the output common mode of the pre-amplifier to the most sensitive region of the re-generated comparator.
Description
FIELD OF THE INVENTION

The present invention relates to electronic circuitry and, in particular, to adaptive amplifier output common mode voltage adjustment.


BACKGROUND OF THE INVENTION

High speed signal comparison is widely used in many applications, i.e., high speed datacom receivers and high speed flash A/D converters. In those applications, the comparison is usually done by concatenating the pre-amplifier to amplify the input signal and the high-gain re-generated comparator to provide the final decision. The comparator speed is a function of both the signal swing and the comparator input common mode voltage.


Some prior art devices increase the pre-amplifier's gain at the cost of lowering the amplifier's speed. Other prior art devices increase the sizes of the amplifier and comparator to reduce the offset, but this burns more power.


SUMMARY OF THE INVENTION

A circuit with adaptive amplifier output common mode voltage adjustment includes: a differential pre-amplifier; a re-generated comparator having a differential input coupled to a differential output of the pre-amplifier; and a replica comparator coupled to a common mode node of the pre-amplifier for adjusting a common mode of the pre-amplifier. The replica comparator provides a trip-point reference to set the output common mode of the pre-amplifier. This sets the output common mode of the pre-amplifier to the most sensitive region of the re-generated comparator.





BRIEF DESCRIPTION OF THE DRAWINGS

In the drawings:



FIG. 1 is a block diagram of a preferred embodiment circuit with adaptive amplifier output common mode voltage adjustment;



FIG. 2 is a circuit diagram of an example implementation of the device of FIG. 1; and



FIG. 3 is a circuit diagram of an example implementation of the device of FIG. 1 using a half-replica comparator.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

The present invention increases the signal comparison speed which is very important to many applications, e.g., high speed datacom receivers and high speed flash A/D converters. In those applications, the comparison is usually done by concatenating the pre-amplifier to amplify the input signal and the high-gain re-generated comparator to provide the final decision. The comparator speed is a function of both the input signal swing and the common mode voltage. By using a comparator replica circuit as a trip-point voltage reference, the present invention adaptively tracks the process, voltage, and temperature variation, and adjusts the output common mode voltage of the pre-amplifier (or input common mode voltage to the comparator) accordingly to the trip-point of the re-generated comparator, thus achieving high speed signal comparison.



FIG. 1 shows a block diagram of a preferred embodiment device. The signal comparison is done by first amplifying the signal Vin+ and Vin− through the pre-amplifier 20, then latching the signal through the high gain, re-generated comparator 22. The replica comparator 24, configured in unity-gain feedback fashion in this example, is used to provide the trip-point (or optimized) reference to set the output common mode VoutCM of the pre-amplifier 20. This sets the output common mode of the pre-amplifier 20 to the most sensitive region of the comparator, thus achieving the high speed signal comparison.



FIG. 2 elaborates this idea by providing one circuit example of the device of FIG. 1. The circuit of FIG. 2 includes pre-amplifier 20 which includes resistors 26 and 28, transistors 30 and 32, current sources 34, 36, and 38, inputs VINP and VINM, source voltage nodes AVDD and AVSS, and common mode node VOUTCM; re-generated comparator 22 which includes transistors 4247, output nodes VOUTP and VOUTM, source voltage nodes AVDD and AVSS, and clocking inputs CLK and CLKB; and replica comparator 24 which includes transistors 5257, source voltage nodes AVDD and AVSS, and bias nodes gnd and vdd.


The simplest fully differential amplifier 20 plus a clocked CMOS cross coupling latch 22 (comparator) is used in the circuit of FIG. 2. Replica comparator 24 provides the comparator trip-point reference to set the output common mode of the pre-amplifier 20. This setting is through the simple resistive common mode feedback formed by resistors 26 and 28 in this example. The common mode feedback can be done in many other fashions as is well known in the art. With a different comparator circuit, the reference voltage might be different. However, the goal is to set the pre-amplifier's output common mode voltage to the most sensitive region of that particular comparator. When process, voltage, and temperature vary, the trip-point of the comparator 22 might change. However, since a replica comparator 24 is used, the trip-point reference adaptively changes as well to provide an accurate trip-point in any process, voltage, temperature variation.



FIG. 3 shows a power/area efficiency version of the circuit of FIG. 2. The difference between the circuits of FIG. 3 and FIG. 2 is that only a half replica comparator 60 is used to generate the trip-point reference in FIG. 3. The pre-amplifier 20 and re-generated comparator 24 are the same as in FIG. 2. The half replica comparator includes transistors 6265, source voltage nodes AVDD and AVSS, and bias nodes gnd and vdd. The components of the replica comparator 60 do not need to be the same size as those of the regenerated comparator 22. They can be scaled versions to save power/area. If the driving capability is a concern, a buffer stage 68 can be added as well.


By using a comparator replica circuit to generate an optimized reference, the present invention adaptively tracks the process, voltage, and temperature variation, and adjusts accordingly the output common mode voltage of the pre-amplifier (or input common mode voltage to the comparator) at the optimized common mode voltage of the re-generated comparator, thus achieving a much higher comparison speed.


While this invention has been described with reference to an illustrative embodiment, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiment, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.

Claims
  • 1. A circuit with adaptive amplifier output common mode voltage adjustment comprising: a differential pre-amplifier;a re-generated comparator having a differential input coupled to a differential output of the pre-amplifier; anda replica comparator coupled to a common mode node of the pre-amplifier for adjusting a common mode of the pre-amplifier.
  • 2. The circuit of claim 1 wherein the replica comparator is an equivalent circuit to the re-generated comparator.
  • 3. The circuit of claim 1 wherein the replica comparator is a scaled version of the re-generated comparator.
  • 4. The circuit of claim 1 wherein the replica comparator is a scaled half-replica of the re-generated comparator.
  • 5. The circuit of claim 1 wherein the re-generated comparator is a CMOS cross coupling latch.
  • 6. The circuit of claim 5 wherein the replica comparator is a CMOS cross coupling latch.
  • 7. The circuit of claim 5 wherein the replica comparator is a half CMOS cross coupling latch.
  • 8. The circuit of claim 7 further comprising a buffer coupled between the replica comparator and the pre-amplifier.
  • 9. The circuit of claim 1 wherein the pre-amplifier has a resistive common mode feedback.
  • 10. A method for adaptively adjusting an output common mode voltage of an amplifier comprising: coupling an output of a pre-amplifier circuit to an input of a re-generated comparator;adjusting a common mode voltage of the pre-amplifier such that an output common mode voltage of the pre-amplifier is at the optimized common mode voltage of the re-generated comparator; andwherein the step of adjusting the common mode voltage of the pre-amplifier comprises coupling an output of a replica comparator to a common mode node of the pre-amplifier, wherein the replica comparator is a replica of the re-generated comparator.
  • 11. A method for adaptively adjusting an output common mode voltage of an amplifier comprising: coupling an output of a pre-amplifier circuit to an input of a re-generated comparator;adjusting a common mode voltage of the pre-amplifier such that an output common mode voltage of the pre-amplifier is at the optimized common mode voltage of the re-generated comparator; andwherein the step of adjusting the common mode voltage of the pre-amplifier comprises coupling an output of a half-replica comparator to a common mode node of the preamplifier, wherein the half-replica comparator is a half-replica of the re-generated comparator.
US Referenced Citations (6)
Number Name Date Kind
4105942 Henry Aug 1978 A
5361042 Gist Nov 1994 A
6034551 Bridgewater, Jr. Mar 2000 A
6081162 Johnson Jun 2000 A
6229273 Kelly et al. May 2001 B1
6429700 Yang Aug 2002 B1
Related Publications (1)
Number Date Country
20050212599 A1 Sep 2005 US