The present invention relates to electronic circuitry and, in particular, to adaptive amplifier output common mode voltage adjustment.
High speed signal comparison is widely used in many applications, i.e., high speed datacom receivers and high speed flash A/D converters. In those applications, the comparison is usually done by concatenating the pre-amplifier to amplify the input signal and the high-gain re-generated comparator to provide the final decision. The comparator speed is a function of both the signal swing and the comparator input common mode voltage.
Some prior art devices increase the pre-amplifier's gain at the cost of lowering the amplifier's speed. Other prior art devices increase the sizes of the amplifier and comparator to reduce the offset, but this burns more power.
A circuit with adaptive amplifier output common mode voltage adjustment includes: a differential pre-amplifier; a re-generated comparator having a differential input coupled to a differential output of the pre-amplifier; and a replica comparator coupled to a common mode node of the pre-amplifier for adjusting a common mode of the pre-amplifier. The replica comparator provides a trip-point reference to set the output common mode of the pre-amplifier. This sets the output common mode of the pre-amplifier to the most sensitive region of the re-generated comparator.
In the drawings:
The present invention increases the signal comparison speed which is very important to many applications, e.g., high speed datacom receivers and high speed flash A/D converters. In those applications, the comparison is usually done by concatenating the pre-amplifier to amplify the input signal and the high-gain re-generated comparator to provide the final decision. The comparator speed is a function of both the input signal swing and the common mode voltage. By using a comparator replica circuit as a trip-point voltage reference, the present invention adaptively tracks the process, voltage, and temperature variation, and adjusts the output common mode voltage of the pre-amplifier (or input common mode voltage to the comparator) accordingly to the trip-point of the re-generated comparator, thus achieving high speed signal comparison.
The simplest fully differential amplifier 20 plus a clocked CMOS cross coupling latch 22 (comparator) is used in the circuit of
By using a comparator replica circuit to generate an optimized reference, the present invention adaptively tracks the process, voltage, and temperature variation, and adjusts accordingly the output common mode voltage of the pre-amplifier (or input common mode voltage to the comparator) at the optimized common mode voltage of the re-generated comparator, thus achieving a much higher comparison speed.
While this invention has been described with reference to an illustrative embodiment, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiment, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Number | Name | Date | Kind |
---|---|---|---|
4105942 | Henry | Aug 1978 | A |
5361042 | Gist | Nov 1994 | A |
6034551 | Bridgewater, Jr. | Mar 2000 | A |
6081162 | Johnson | Jun 2000 | A |
6229273 | Kelly et al. | May 2001 | B1 |
6429700 | Yang | Aug 2002 | B1 |
Number | Date | Country | |
---|---|---|---|
20050212599 A1 | Sep 2005 | US |