The present invention relates generally to sense amplifier circuits, and more particularly to current sense amplifier circuits that can be included in memory devices.
Memory devices, such as nonvolatile memory devices, can use single ended current sensing schemes. One example of a single ended current sensing scheme is shown in
To provide current sensing memory devices with fast access speeds, it is desirable for a current sense amplifier to amplify sensed current differences into an output voltage in as short a period of time as possible.
To better understand various aspects of the disclosed embodiments, a conventional current sense amplifier will now be described with reference to
In a precharge mode, equalization signal saeq can be active (in this case high), while a sense enable signal saenb can be inactive (in this case high). With signal saenb high, an enable p-channel metal-oxide semiconductor (PMOS) transistor P60 can be turned off. With signal saeq high, precharge PMOS transistors P62 and P64 can be turned on, pulling first data node 602 and second data node 604 to a high power supply voltage VCC. In alternate conventional arrangements, diode connected p-channel devices can be included in such precharge paths, and first data and second data nodes (602 and 604) can be precharged to VCC−Vtp, where Vtp is a threshold voltage of such diode connected transistors. In addition, signal saeq can turn on complementary MOS (CMOS) passgate T60, to ensure first and second data nodes (602 and 604) are at same precharge potential (i.e., equalized).
In a sense mode, equalization signal saeq can be inactive (in this case low), while a sense enable signal saenb can be active (in this case low). With signal saeq low, precharge transistors (P62 and P64), and passgate T60 can be off, isolating first and second data nodes (602 and 604) from one another. At the same time, with signal saenb low, enable transistor P60 can be turned on, coupling a load circuit 606 to a high power supply voltage VCC. Load circuit 606 can complete a path for a current Icell between a selected memory cell and VCC, as well as a path for current Iref between a low power supply VSS and VCC.
In some conventional arrangements, a load circuit 606 can include a first resistor between a first data node 602 and PMOS device 60, and a second resistor between a second data node 604 and PMOS device 60. In an alternate conventional arrangement, a load device can include two transistors connected in a current mirror configuration.
As shown in
In a sense operation, at the same time a current Iref is being drawn through second data node 604, a current Icell can be drawn through first data node 602 in response to a selected memory cell. If Icell>Iref, then first data node 602 can be pulled to a lower potential than second data node 604, creating a differential voltage representing one type of stored data value. Conversely, if Icell<Iref, then second data node 604 can be pulled to a lower voltage than first data node 602. Such a difference in potential at first and second data nodes (602 and 604) can be further amplified by one or more downstream voltage amplifiers to generate an output read data value.
Conventional SA 600 can also include current/voltage limit NMOS devices N60 and N62 which can limit a maximum value for currents Icell and Iref; or limit a maximum value for voltage on the memory cell bitline. In particular, a limit voltage Vlim can be applied to the gates of such devices.
A drawback to an arrangement like that of
In addition, if data nodes (602 and 604) are pre-charged to VCC, such data nodes can take substantial amounts of time to reach a final value suitable for sensing because the common mode of the output differential voltage is usually set close to VCC/2 for the subsequent amplifier stages to amplify quickly.
At the same time, precharging data nodes (602 and 604) to a value VCC−Vtp using diode connected PMOS devices can be impractical at low voltage applications as such a Vtp drop from VCC can create “headroom” issues for the sense amplifier and for the memory cell. That is, the working range of voltages for sensing operations can be undesirable small.
Yet another problem that can arise from a conventional approach like that of
Various embodiments of the present invention will now be described with reference to a number of figures. The embodiments show current sense amplifiers that can adapt to varying reference currents, provide faster sensing than conventional approaches, and/or provide a direct array access capability to measure cell currents directly
Referring now to
An enable section 102 can be controlled by a sense amplifier enable signal saenb. In a precharge mode, enable section 102 can be disabled and provide a high impedance path. In sense mode, enable section 102 can be enabled, coupling load circuit 104 to high power supply node 112. A load circuit 104 can provide essentially the same impedance to both a data current leg 106 and a reference current leg 108.
A data value can be sensed according to a differential voltage generated between first data node 114 of data current leg 106, and a second data node 116 of reference current leg 108. Such a differential voltage can be generated according to a difference between a data current (Icell) drawn by data current leg 106, and a reference current (Iref) drawn by reference current leg 108.
A data current leg 106 can include a data current/voltage limit section 106-0, and can be connected to data current source at a data source node 118. As but one example, a data source node 118 can be connected to one or more bit lines by select circuits, where each such bit line can be connected to a number of memory cells. A data current limit section 106-0 can limit the current drawn by a data current leg 106 or limit the maximum voltage on the bit lines for reliability reasons. In the particular example shown, a data current/voltage limit section 106-0 includes a n-channel insulated gate field effect transistor (IGFET) having a drain connected to load circuit 104, a source connected to data source node 118, and a gate connected to receive a limit voltage Vlim. Preferably, such an n-channel IGFET can be a “native depletion” mode device (devices with a threshold voltage of about “0”) to avoid supply headroom issues.
A reference current leg 108 can include a reference current/voltage limit section 108-0, and a reference current generator section 108-1. A reference current limit section 108-0 can operate the same fashion and have the same general construction as data current limit section 106-0. A reference current generator section 108-1 can ensure that a current drawn by a reference current leg 108, in a sense operation, is a reference current Iref. It is understood that a reference current (Iref) can be less than a maximum current allowed by reference current limit section 108-0. More particularly, a reference current is distinguishable between at least two different possible data currents (Icell). Even more particularly, a data current can vary between about a first value (Icell_prog) and a second value (Icell_erase), and a reference current can be selected to be about midway between these two memory cell current values. In the particular example shown, a reference current generator section 108-1 can include an n-channel transistor with a gate coupled to a bias voltage NBIAS.
Preferably, data current limit sections 106-0 and 108-0 can limit a current flow to no more than a maximum expected data current (Icell) value and/or limit a voltage on the bit line to no more than a maximum allowed value.
A precharge circuit 110 can include a first precharge path 110-0 and a second precharge path 110-1. A first precharge path 110-0 can be connected to between a high power supply node 112 and a bias node 132, and can include a first enable circuit 126 and a first limit section 122. Second precharge path 110-1 can be connected between high power supply node 112 and a data source node 118, and can include a second enable circuit 128 and a second limit section 124. Enable circuits (126 and 128) can provide a low impedance or very high impedance path according to a signal saeq. First and second limit circuits (122 and 124) can limit a potential at nodes 118 and 132 according to limit voltage Vlim. This is again done to limit the maximum voltage that can be applied on the bit lines for better memory cell reliability during the equalization phase.
In the particular example shown, each limit circuit (122 and 124) can include an n-IGFET having a source-drain path connected to a bias node 132 and a data source node 118, respectively, and gates commonly connected to receive a limit voltage Vlim. Even more particularly, such n-channel IGFETs can be native depletion mode devices.
A SA circuit 100 can further include a first equalization circuit 120 and a second equalization circuit 130. First equalization circuit 120 can be controlled by an equalization signal saeq and can provide a low or high impedance path between first and second data nodes (114 and 116). Second equalization circuit 130 can be connected between data source node 118 and a bias node 132 formed between current limit section 108-0 and a reference current generator section 108-1. Second equalization circuit 130 can also be controlled by an equalization signal saeq and provide a low or high impedance path based on such a signal.
Having described the construction of SA circuit 100, the operation of the circuit will now be described. A SA circuit 100 can include an equalization operation and sense operation.
In an equalization (or precharge) phase, signal saeq can be driven high (e.g., VCC) and signal saenb can also be driven high (e.g., VCC). As a result, by operation of limit circuits (122 and 124) and equalization circuit 130, data source node 118 and bias node 132 can be precharged to a potential of about Vlim. Further, by operation of data limit current section 106-0, reference current limit section 108-0, and equalization circuit 120, first and second data nodes (114 and 116) can also be precharged to a potential of about Vlim.
As noted above, a voltage Vlim can be set to limit the voltage value on nodes 118 and 132 from exceeding a certain maximum value. Doing so can provide for increased memory cell reliability. Such a voltage can also provide a means to apply the maximum allowable voltage on the bitlines for generating a maximum possible erase current, and thus helps to ensure a best sense margin and read speed.
The above-described precharge operation is in contrast to a conventional approach that can precharge data nodes to a high power supply voltage (VCC) or a high power supply voltage less a threshold voltage (VCC−Vtp).
In a sense operation, signal saeq and signal saenb can be driven to a low potential (e.g., Vss). Such an operation can disable any current paths through precharge circuit 110, and enable current paths through data current leg 106 and reference current leg 108 by way of load circuit 104 and enable circuit 102.
In a read access of a memory cell, a current through data current leg 106 can vary according to memory cell state, as compared to a current through reference current leg. For example, during a read access of an erased cell, Icell>Iref, and first data node 114 can go lower than second data node 116. In contrast, during a read access of a programmed cell, Icell<Iref, and second data node 116 can go lower than first data node 114. However, because a previous equalization voltage has precharged nodes 114, 116, 118 and 132 close to a voltage that generates maximum expected erase current, a sense operation can start at levels corresponding to a highest erase cell current (Icell) possible, and a differential voltage can develop between nodes 114 and 116 (the nodes can “split”) at a faster rate than a conventional approach.
The above and below described embodiments may be particularly applicable to memory devices containing silicon-oxide-nitride-oxide-silicon (SONOS) type memory cells. However, the present invention could be utilized in other current based memory technologies, including but not limited to floating gate based memory cells, metal-nitride-oxide-silicon (MNOS) type memory cells, and/or dual gate memory cells, as but a few examples.
Referring now to
Unlike the embodiment of
An adaptive bias circuit 204 can include an adaptive load device P24 and an adaptive bias device N20. An adaptive bias device N20 can follow the operation of reference current generator section 208-1 within reference current leg 208, providing an impedance that can vary according to a bias voltage NBIAS. Adaptive load device P24 can provide a bias point that will track any changes in the impedance of bias device N20. In the example of
As noted above, a program/erase current window (nominal values needed to program and erase a nonvolatile memory cell) can change significantly across temperature and/or due to aging of the memory cells. As a result, a circuit that generates bias voltage NBIAS (and hence Iref) can be designed to track such changes in a program/erase current window. Thus, in the arrangement of
It is noted that for many nonvolatile memory devices, such as those based on SONOS memory cells, it may be desirable to directly sense a current drawn by such memory cells via an external connection to the memory device, such as an input/output (I/O) pad. A conventional approach, like that of
However, the embodiment of
Referring again to
In this way, in a direct access mode, memory cells can be directly accessed via an I/O pad. However, in a standard mode of operation, the internal node 252 can be connected to a low power supply node. This can provide for greater noise immunity of data source node 218 from noise at the I/O pad 254.
Referring now to
Unlike the previous embodiments, sense amplifier 300 shows an arrangement in which an enable circuit 302 can include a p-channel IGFET having a source-drain path connected between a high power supply node 312 and a load circuit 304. Similarly, enable circuits (326 and 328) within precharge circuit 310 can be p-channel IGFETs, with gates coupled to receive the inverse of the equalization signal saeq via an inverter 130.
Equalization circuits 320 and 330 for sense amplifier 300 can be formed with complementary transistors in a CMOS passgate type configuration. Accordingly, p-channel devices within such passgates can receive the inverse of signal saeq via an inverter 130, while n-channel devices within such passgates can receive signal saeq.
Referring still to
In the particular example of
Similarly,
It is understood that the embodiments of the invention may be practiced in the absence of an element and or step not specifically disclosed. That is, an inventive feature of the invention can be elimination of an element.
Accordingly, while the various aspects of the particular embodiments set forth herein have been described in detail, the present invention could be subject to various changes, substitutions, and alterations without departing from the spirit and scope of the invention.
This application claims the benefit of U.S. Provisional Patent Application Ser. No. 60/854,599 filed on Oct. 24, 2006, the contents of which are incorporated by reference herein.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3636530 | Mark et al. | Jan 1972 | A |
| 3676717 | Lockwood | Jul 1972 | A |
| 3950737 | Uchida et al. | Apr 1976 | A |
| 4044343 | Uchida | Aug 1977 | A |
| 4128773 | Troutman et al. | Dec 1978 | A |
| 4132904 | Harari | Jan 1979 | A |
| 4271487 | Craycraft et al. | Jun 1981 | A |
| 4342101 | Edwards et al. | Jul 1982 | A |
| 4800533 | Arakawa | Jan 1989 | A |
| 4878203 | Arakawa | Oct 1989 | A |
| 5029132 | Arakawa | Jul 1991 | A |
| 5065362 | Herdt et al. | Nov 1991 | A |
| 5097449 | Cuevas | Mar 1992 | A |
| 5168334 | Mitchell et al. | Dec 1992 | A |
| 5189641 | Arakawa | Feb 1993 | A |
| 5315177 | Zagar et al. | May 1994 | A |
| 5353248 | Gupta | Oct 1994 | A |
| 5426605 | Van Berkel et al. | Jun 1995 | A |
| 5436480 | Yu | Jul 1995 | A |
| 5440508 | Pathak et al. | Aug 1995 | A |
| 5488579 | Sharma et al. | Jan 1996 | A |
| 5496756 | Sharma et al. | Mar 1996 | A |
| 5602776 | Herdt et al. | Feb 1997 | A |
| 5732032 | Park et al. | Mar 1998 | A |
| 5734617 | Zheng | Mar 1998 | A |
| 5812477 | Casper et al. | Sep 1998 | A |
| 5864499 | Rohparvar et al. | Jan 1999 | A |
| 5875144 | Zheng | Feb 1999 | A |
| 5892712 | Hirose et al. | Apr 1999 | A |
| 5956269 | Ouyang et al. | Sep 1999 | A |
| 5978298 | Zheng | Nov 1999 | A |
| 5986932 | Ratnakumar et al. | Nov 1999 | A |
| 5999447 | Naura et al. | Dec 1999 | A |
| 6011742 | Zheng | Jan 2000 | A |
| 6016264 | Lin | Jan 2000 | A |
| 6084814 | Casper et al. | Jul 2000 | A |
| 6097618 | Jenne | Aug 2000 | A |
| 6122191 | Hirose et al. | Sep 2000 | A |
| 6125069 | Aoki | Sep 2000 | A |
| 6141247 | Roohparvar et al. | Oct 2000 | A |
| 6172907 | Jenne | Jan 2001 | B1 |
| 6181627 | Casper et al. | Jan 2001 | B1 |
| 6194738 | Debenham et al. | Feb 2001 | B1 |
| 6246623 | Ingalls | Jun 2001 | B1 |
| 6285586 | Lung et al. | Sep 2001 | B1 |
| 6297103 | Ahn et al. | Oct 2001 | B1 |
| 6363011 | Hirose et al. | Mar 2002 | B1 |
| 6373771 | Fifield et al. | Apr 2002 | B1 |
| 6384664 | Hellums et al. | May 2002 | B1 |
| 6420925 | Fifield et al. | Jul 2002 | B1 |
| 6469930 | Murray | Oct 2002 | B1 |
| 6490203 | Tang | Dec 2002 | B1 |
| 6532169 | Mann et al. | Mar 2003 | B1 |
| 6553556 | Blodgett | Apr 2003 | B1 |
| 6556487 | Ratnakumar et al. | Apr 2003 | B1 |
| 6574145 | Kleveland et al. | Jun 2003 | B2 |
| 6608498 | Khoury | Aug 2003 | B2 |
| 6617914 | Kothandaraman | Sep 2003 | B1 |
| 6621324 | Fifield et al. | Sep 2003 | B2 |
| 6625080 | Casper et al. | Sep 2003 | B2 |
| 6633506 | Casper et al. | Oct 2003 | B2 |
| 6674665 | Mann et al. | Jan 2004 | B1 |
| 6714469 | Rickes et al. | Mar 2004 | B2 |
| 6741117 | Lee | May 2004 | B2 |
| 6759895 | Takami | Jul 2004 | B2 |
| 6781916 | McClure | Aug 2004 | B2 |
| 6983404 | Cutter et al. | Jan 2006 | B2 |
| 7031189 | Pascucci | Apr 2006 | B2 |
| 7146585 | Blodgett | Dec 2006 | B2 |
| 7149114 | Taheri et al. | Dec 2006 | B2 |
| 7339848 | Stansell et al. | Mar 2008 | B1 |
| 7342424 | Kang et al. | Mar 2008 | B2 |
| 7342836 | Taheri et al. | Mar 2008 | B2 |
| 7426142 | Stansell et al. | Sep 2008 | B1 |
| 20020057597 | Fuchigami et al. | May 2002 | A1 |
| 20050213387 | Kubo et al. | Sep 2005 | A1 |
| Number | Date | Country | |
|---|---|---|---|
| 60854599 | Oct 2006 | US |