Adaptive impedance matching module (AIMM) control architectures

Information

  • Patent Grant
  • 8620246
  • Patent Number
    8,620,246
  • Date Filed
    Thursday, November 10, 2011
    13 years ago
  • Date Issued
    Tuesday, December 31, 2013
    10 years ago
Abstract
A system that incorporates teachings of the present disclosure can include, for example, determining at a port of a matching network reflection information from a signal sampled across at least one predetermined fixed-value reactance component, generating at least one control signal according to the reflection information, and tuning the matching network with the at least one control signal, where the matching network comprises one or more controllable variable reactive elements each with an independent control voltage. Additional embodiments are disclosed.
Description
BACKGROUND

Mobile communications have become common place throughout society. Not only is voice communications prevalent, but also the need for mobile data communications such as email, and Internet browsing has increased. The efficiency of RF systems in mobile communications, such as antenna efficiency of a mobile device as it undergoes changes in its environment, can affect among other things the quality of communications experienced by mobile subscribers. Efficient RF power transfer, or good impedance matching, can affect the performance of RF subsystems, such as at the input port of an antenna, between filters, at the output stages of power amplifiers, and even inter-stage matching between amplifier stages.


Impedance matching networks can be used by various devices and systems, for example, a transmitter, a receiver, a transceiver, a wireless communication station, or a wireless communication device. Examples of RF systems that can utilize impedance matching networks include without limitation, a wireless Access Point (AP), a modem, a wireless modem, a computer (e.g., desktop computer, a mobile computer, a laptop computer, a notebook computer, a tablet computer, a server computer, a handheld computer, a handheld device, a Personal Digital Assistant (PDA) device, a network, a wireless network, a Local Area Network (LAN), a Wireless LAN (WLAN), a Metropolitan Area Network (MAN), a Wireless MAN (WMAN), a Wide Area Network (WAN), a Wireless WAN (WWAN), devices and/or networks operating in accordance with existing IEEE 802.11x, 802.16x standards and/or future versions and/or derivatives and/or Long Term Evolution (LTE) of the above standards, a Personal Area Network (PAN), a Wireless PAN (WPAN), units and/or devices which are part of the above WLAN and/or PAN and/or WPAN networks, one way and/or two-way radio communication systems, cellular radio-telephone communication systems, a cellular telephone, a wireless telephone, a Personal Communication Systems (PCS) device, a PDA device which incorporates a wireless communication device, a Multiple Input Multiple Output (MIMO) transceiver or device, a Single Input Multiple Output (SIMO) transceiver or device, a Multiple Input Single Output (MISO) transceiver or device, a Multi Receiver Chain (MRC) transceiver or device, a transceiver or device having “smart antenna” technology or multiple antenna technology, or the like.


The above RF systems can utilize any number of RF signaling techniques such as, for example, Frequency-Division Multiplexing (FDM), Orthogonal FDM (OFDM), Time-Division Multiplexing (TDM), Time-Division Multiple Access (TDMA), Extended TDMA (E-TDMA), General Packet Radio Service (GPRS), Extended GPRS, Code-Division Multiple Access (CDMA), Wideband CDMA (WCDMA), CDMA 2000, Multi-Carrier Modulation (MDM), Discrete Multi-Tone (DMT), Bluetooth®, ZigBee™, or the like.


The above RF systems can utilize impedance matching networks whose load impedance can vary with time, temperature, power levels, component values, and many other communication parameters.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts an illustrative embodiment of simultaneous measurements of magnitude and phase for both forward and reflected waves;



FIG. 2 depicts an illustrative embodiment of a Smith Chart illustrating course to fine tuning;



FIG. 3 depicts an illustrative embodiment of simultaneous measurement of magnitude and phase for both forward and reflected waves;



FIG. 4 depicts an illustrative embodiment of sequential measurement of magnitude for both forward and reflected waves;



FIG. 5 depicts an illustrative embodiment of direct measurement of a ratio of the first two nodal voltages;



FIG. 6 depicts an illustrative embodiment of direct measurement of three nodal voltages;



FIG. 7 depicts an illustrative embodiment of an apparatus that can use a method to compute a terminating impedance of a cascade of 2-port devices; and



FIG. 8 depicts an illustrative embodiment of a plot of impedance circles on an impedance plane.





DETAILED DESCRIPTION

In the following detailed description, numerous specific details are set forth in order to provide an understanding of the present disclosure. However, it will be understood by those skilled in the art that the present disclosure can be practiced without these specific details. In other instances, well-known methods, procedures, components and circuits have not been described in detail so as not to obscure the present disclosure.


Some portions of the detailed description that follows are presented in terms of algorithms and symbolic representations of operations on data bits or binary digital signals within a computer memory. These algorithmic descriptions and representations can be the techniques used by those skilled in the data processing arts to convey the substance of their work to others skilled in the art.


An algorithm is here, and generally, considered to be a self-consistent sequence of acts or operations leading to a desired result. These include physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, values, elements, symbols, characters, terms, numbers or the like. It should be understood, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities.


Unless specifically stated otherwise, as apparent from the following discussions, it is appreciated that throughout the specification discussions utilizing terms such as “processing,” “computing,” “calculating,” “determining,” or the like, refer to the action and/or processes of a computer or computing system, or similar electronic computing device, that manipulate and/or transform data represented as physical, such as electronic, quantities within the computing system's registers and/or memories into other data similarly represented as physical quantities within the computing system's memories, registers or other such information storage, transmission or display devices.


Embodiments of the present disclosure can include apparatuses for performing the operations herein. An apparatus can be specially constructed for the desired purposes, or it can comprise a general purpose computing device selectively activated or reconfigured by a program stored in the device. Such a program can be stored on a storage medium, such as, but not limited to, any type of disk including floppy disks, optical disks, compact disc read only memories (CD-ROMs), magnetic-optical disks, read-only memories (ROMs), random access memories (RAMs), electrically programmable read-only memories (EPROMs), electrically erasable and programmable read only memories (EEPROMs), magnetic or optical cards, or any other type of media suitable for storing electronic instructions, and capable of being coupled to a system bus for a computing device (e.g., non-volatile programmable read-writeable memories such as Flash memories).


The processes and displays presented herein are not inherently related to any particular computing device or other apparatus. Various general purpose systems can be used with programs in accordance with the teachings herein, or it can prove convenient to construct a more specialized apparatus to perform the desired method. The desired structure for a variety of these systems will appear from the description below. In addition, embodiments of the present disclosure are not described with reference to any particular programming language. It will be appreciated that a variety of programming languages can be used to implement the teachings of the present disclosure as described herein. In addition, it should be understood that operations, capabilities, and features described herein can be implemented with any combination of hardware (discrete or integrated circuits) and software.


Use of the terms “coupled” and “connected”, along with their derivatives, can be used. It should be understood that these terms are not intended as synonyms for each other. Rather, in particular embodiments, “connected” can be used to indicate that two or more elements are in direct physical or electrical contact with each other. “Coupled” can be used to indicate that two or more elements are in either direct or indirect (with other intervening elements between them) physical or electrical contact with each other, and/or that the two or more elements co-operate or interact with each other (e.g., as in a cause an effect relationship).


Embodiments of the present disclosure can provide several feedback control system concepts for potential use in an adaptive impedance matching module (AIMM). These concepts can vary in RF system complexity, and hence cost. In an embodiment of the present disclosure, a basic technical objective can be to minimize the magnitude of the input reflection coefficient seen at an RFin port under the boundary condition of a variable load impedance ZL.


Looking at FIG. 1, generally as 100, is a first embodiment using simultaneous measurement of magnitude and phase for both forward and reflected waves using identical backward-wave couplers A115 and B 110 which sample incident and reflected waves respectively at the input side of a tuner 120. Coupled and attenuated RF signals can be fed into a single integrated circuit (IC) which can contain dual channel log amplifiers 127 and 129 followed by gain and phase detectors (such as built into the AD8302 as shown as 125). The dual outputs of the AD8302 125 can generate a first voltage, VMAG 135 which is proportional to the ratio in dB of the input powers (forward and reversed), and a second voltage, VPHS 140, which is proportional to the phase difference between the two input signals. These two voltages can be digitally sampled in a closed loop control system.


The reference plane 145 for the measurement can be approximated as midway between the two directional couplers 110 and 115, which should be located as close together as possible. The finite directivity D of the couplers 110 and 115 sets the minimum detectable reflection coefficient. The two RF paths between the couplers 110 and 115 and the AD8302 125 should be as well matched as possible since any differences create measurement errors. Also, the frequency response of the couplers 110 and 115 should be as close as possible or the differences can be compensated in software.


The phase detector inside the AD8302 125 can uniquely distinguish instantaneous phase over a range of only 180°. Thus, the phase can be identified to within a plus or minus sign. So either Γ or its complex conjugate is known. The tuning algorithm will have to account for this degree of uncertainty.


In an embodiment of the present disclosure, a microcontroller or DSP chip 105 can sample the complex reflection coefficient information from ADC1150 and ADC2155. Since the reflection coefficient phase angle is known, a look-up table can be used to immediately perform a coarse tune function that feeds approximate bias voltages to the three DACs 160, 165 and 170 that in turn control high voltage buffers driving the PTCs 175, 180, 185. PTCs are a type of variable reactance network denoted as Parascan™ Tunable Capacitors, and they implement a variable capacitor function. If the magnitude of the reflection coefficient is not below a desired level, then fine tuning can be accomplished using small and iterative adjustments in bias voltage. Fine tuning can be necessary to compensate for variations in manufacturing tolerances of tuner component values, or to compensate for temperature variations of the PTCs under high power.


In an exemplary embodiment, three PTCs with independent control voltages are used in the tuner 120. However, it is understood that in general, any finite number of variable reactance networks with independent bias voltages or bias currents could be included. Also, the exemplary embodiments herein, a ladder network with series inductors and shunt caps is described. However, other tuner circuit topologies can also be used, and are thus intended to be within the scope of the present disclosure.


As an example to help understand the tuning process, consider the Smith Chart shown in FIG. 2 at 200. Assume the initial input reflection coefficient at a desired frequency is shown at 215 in this example. Coarse tuning moves the reflection coefficient Γ from point [1] 215 to point [2] 205 where the magnitude is now |Γ2|. Application of a fine tuning algorithm moves the reflection coefficient from point [2] 205 to point [3] 210 where the magnitude is |Γ3|. Repeated application of the fine tuning algorithm decreases |Γ| further until a specified tolerance is achieved.


The fine tuning algorithm can be a scalar multi-variable minimization algorithm where the independent variables are the set of tuning voltages and the scalar cost function can be the magnitude of the reflection coefficient in dB. Many choices exist for this minimization algorithm including, but not limited to:


1. Downhill simplex method in multidimensions (section 10.4 of Numerical Recipes);


2. Conjugate gradient method in multidimensions (section 10.6 of Numerical Recipes);


3. Quasi-Newton method (section 10.7 of Numerical Recipes).


A digital processor can drive digital-to-analog converters (DACs) whose output voltage is scaled with high voltage buffers to yield PTC bias voltages of zero to about 30 volts. A charge pump 190 can be used to multiply a typically available supply voltage of 3.3 volts to more than 30 volts to power the voltage buffers, although the present disclosure is not limited in this respect.


The charge pump 335 can be generalized to include any DC-to-DC converter capable of converting the available supply voltage to a desired higher or lower voltage, and this desired voltage can be positive or negative polarity, or dual positive and negative polarity. Furthermore, the 30 volt maximum PTC voltage used in the above example can be higher or lower depending on the design of the variable capacitors.


The voltage buffers in FIGS. 1 and 3 located between the DACs and PTCs can be replaced with transconductance amplifiers if the PTCs are replaced with variable reactance networks requiring a bias current rather than a bias voltage.


Depending on the processor implementation, the ADCs 150 and 155 and DACs 160, 165 and 170 can be integrated into the processor IC 105. The merits of this first embodiment of the present disclosure include that the digital control system can react very quickly to changes in load impedance since coarse tuning can be achieved with only one RF measurement. This is possible since both magnitude and phase of the reflection coefficient are simultaneously available.


A second embodiment of the present disclosure is illustrated in FIG. 3 at 300 and provides the simultaneous measurement of magnitude for both forward and reflected waves. In an embodiment of the present disclosure, a single backward-wave coupler 310 can sample incident and reflected power at the input side of the tuner 315. Coupled and attenuated RF signals 305 can be fed into a detector, such as a MAX2016 Dual Logarithmic Detector 317. The video output voltages (in dB) can be subtracted internally to create a difference signal at the output OUTD 325 which is proportional to the return loss in dB. Measured return loss is given by the simple formula







RL


(
dB
)


=


(


V
OUTD

-

V
CENTER


)

Slope






where VCENTER is the output voltage under the condition of equal voltages at each input channel. The Slope is about 25 mV/dB. This return loss can then be digitally sampled in a closed loop control system. As with the previous embodiment, the finite directivity D of the coupler sets the minimum detectable reflection coefficient.


A microcontroller or DSP chip 320 samples the return loss information using ADC1330. Since the reflection coefficient phase angle is unknown, an iterative tuning algorithm can be required to minimize return loss. The tuning algorithm can be a scalar multi-variable minimization routine where the independent variables are the set of tuning voltages and the scalar cost function is the magnitude of the reflection coefficient in dB. Many choices exist for this minimization algorithm including:


1. Downhill simplex method in multidimensions (section 10.4 of Numerical Recipes)


2. Conjugate gradient method in multidimensions (section 10.6 of Numerical Recipes)


3. Quasi-Newton method (section 10.7 of Numerical Recipes)


The digital processor drives digital-to-analog converters (DACs) 335, 340 and 345 whose output voltage is scaled with high voltage buffers to yield PTC bias voltages of zero to about 30 volts. A charge pump 350 can be used to multiply a typically available supply voltage of 3.3 volts to more than 30 volts to power the voltage buffers.


Depending on the processor implementation, the ADC 330 and DACs 335, 340 and 345 can be integrated into the processor IC 317. The merit of this second embodiment is that return loss can be immediately measured in one digital sample.


Turning now to FIG. 4, is a third embodiment of the present disclosure and provides sequential measurement of magnitude for both forward and reflected waves. In this third embodiment of the present disclosure, a closed loop control system is built around a low cost MAX4003 log amplifier 425, although the present disclosure is not limited to any specific amplifier. A single backward-wave coupler 410 samples incident and reflected power at the input side of the tuner 415. The incident and reflected power levels are switched at SW1 430 such that they can be measured in sequence, as controlled by the processor. The MAX4003 426 output voltage, which is proportional to coupled power in dB, can be digitized and the return loss can then be calculated by the processor using sequential measurements. As with previous embodiments, the finite directivity D of the coupler sets the minimum detectable return loss.


The MAX4003 425 log amp was selected because it has a shutdown mode where it draws only 13 uA of current. Furthermore, when powered, it consumes only 6 mA from a 3.0 volt supply (18 mW). Again, the present disclosure is not limited to using any particular log amp.


Since the microcontroller or DSP chip 420 computes only the return loss (no phase information is available), then an iterative tuning algorithm is required to minimize return loss. The tuning algorithm is a scalar multi-variable minimization routine where the independent variables are the set of tuning voltages and the scalar cost function is the magnitude of the reflection coefficient in dB. Many choices exist for this minimization algorithm including:


1. Downhill simplex method in multidimensions;


2. Conjugate gradient method in multidimensions; and


3. Quasi-Newton method.


As with the previous embodiments, the digital processor drives digital-to-analog converters (DACs) 435, 440 and 445 whose output voltage is scaled with high voltage buffers to yield PTC bias voltages of zero to about 30 volts. Depending on the processor implementation, the ADC 450 and DACs 435, 440 and 445 can be integrated into the processor IC.


The merits of the present third embodiment include, but are not limited to:

    • A relatively low cost log amp is employed. At the time of the present disclosure, the MAX4003 sells for ˜$1.09 in qty of 100.
    • The MAX4003 log amp consumes only 18 mW of power during normal operation at 3.0 volts.
    • The log amp can be powered down when power measurements are not required.


Turning now to FIG. 5, is a fourth embodiment of the present disclosure and provides direct measurement of the ratio of the first two nodal voltages. This embodiment is designed to offer an “indirect” measurement of input impedance or input reflection coefficient for the tuner 510. In contrast, a direct measurement would involve directional couplers as in previous embodiments. By eliminating the directional couplers one saves Bill of Material (BOM) cost and board real estate and eliminates a bandwidth restriction caused by miniature narrowband couplers.


The input impedance sensing circuit consists of two additional known reactive components on the input side of the tuner, namely Ym1 535 and Zm2=1/Ym2 540. RF voltages V1 and V2 are measured using high impedance (relative to Zo=50 W) resistive voltage dividers. The input impedance can be expressed as







Z
in

=



V
1


I
in


=



V
1




V
1



Y

m





1



+

(



V
1

-

V
2



Z

m





2



)



=


1


Y

m





1


+

(


1
-


V
2


V
1




Z

m





2



)



=


1

Y
in


..








Since the input reflection coefficient Γ can be expressed in terms of input admittance, then






Γ
=




Y
o

-

Y
in




Y
o

+

Y
in



=




Y
o

-

Y

m





1


-

(


1
-


V
2


V
1




Z

m





2



)




Y
o

+

Y

m





1


+

(


1
-


V
2


V
1




Z

m





2



)



=




Y
o

-

Y

m





1


-


Y

m





2


(

1
-


V
2


V
1



)




Y
o

+

Y

m





1


+


Y

m





2


(

1
-


V
2


V
1



)



..







Hence the complex value of Γ is known with one digital sample of the complex ratio of nodal voltages. It should be noted that components Ym1 535 and Zm2 540 are not restricted, but they must be known. Their values are chosen by the system designer, and Ym1 535 can be set to zero (omitted) if desired. Only a series component is required for this approach to work. The accuracy of the indirectly measured Γ is defined largely by the component tolerances of Ym1 535 and Zm2 540.


One could design the tuner 510 such that Ym1 535 is the first shunt voltage tunable capacitor (PTC) and Zm2 540 is the first series inductor, or a short series transmission line. However, this would require that the PTC capacitance be known very accurately for all bias voltages and temperatures. While it is conceivable to obtain such detailed information, it cannot be practical in high volume production depending on the tolerance required.


A microcontroller or DSP chip 530 samples the complex node voltage ratio from ADC1545 and ADC2550 and calculates the complex input reflection coefficient directly from the equation above. A look-up table can be used to immediately perform a coarse tune function that feeds approximate bias voltages to the three DACs 555, 560 and 565 that in turn control high voltage buffers for the PTCs 515, 520, 525. If the magnitude of the reflection coefficient is not below a desired level, then fine tuning can be accomplished using small and iterative adjustments in bias voltage. Fine tuning can be necessary to compensate for variations in manufacturing tolerances of tuner component values, or to compensate for temperature variations of the PTCs under high power.


The fine tuning algorithm can be a scalar multi-variable minimization algorithm where the independent variables are the set of tuning voltages and the scalar cost function can be the magnitude of the reflection coefficient in dB. Many choices exist for this minimization algorithm including


1. Downhill simplex method in multidimensions;


2. Conjugate gradient method in multidimensions; and


3. Quasi-Newton method.


The digital processor 530 drives digital-to-analog converters (DACs) 555, 560 and 565 whose output voltage is scaled with high voltage buffers to yield PTC bias voltages of zero to about 30 volts. A charge pump 570 can be used to multiply a typically available supply voltage of 3.3 volts to more than 30 volts to power the voltage buffers. Depending on the processor implementation, the ADCs 545 and 550 and DACs 555, 560 and 565 can be integrated into the processor IC.


The merits of the present embodiment shown in FIG. 5 include:

    • Board real estate can be reduced significantly because directional couplers are not needed, and the resistive dividers occupy a very small footprint.
    • The cost of directional couplers is eliminated.
    • The bandwidth of the reflection coefficient sensing circuit is significantly increased relative to using miniature ceramic hybrid couplers.
    • The digital control system can react very quickly to changes in load impedance since course tuning can be achieved with only one RF measurement. This is possible since both magnitude and phase of the first two nodal voltages are simultaneously available.


Turning now to FIG. 6, is a fifth embodiment of the present disclosure and provides direct measurement of the ratio of the first two nodal voltages. In this embodiment is a modification of embodiment 4 where three node voltages are measured instead of two, and only their magnitudes are measured using a single channel log amp or temperature compensated diode detector. Ratios of node voltages are calculated by the microcontroller/DSP 640. Any ambiguity of V1 and V2 used to calculate Z1 based on magnitude measurements can be resolved by calculating Z2 from a measurement of a second pair of voltages, V2 and V3. Then Z2 is mapped into Z1 given the known values of shunt and series measurement impedances. In this manner, three measurements of node voltage magnitude permit a unique determination of the input impedance Z1 for the tuner.


The first through third embodiments described above can use directional couplers to measure forward and reflected power. So for these embodiments, the minimum dynamic range needed by the detector is the magnitude of the best case return loss that is desired to be resolved, plus the dynamic range of the input RF signal. So if it is desired to resolve a return loss down to −20 dB and operate the AIMM over a 30 dB dynamic range of input powers, then a 50 dB (20 dB+30 dB) log amplifier can be needed. In contrast, the fourth and fifth embodiments measure the total RF voltage at the nodes. These voltages are expected to be fairly similar in magnitude, especially for a well matched tuner. So the detector's required dynamic range is expected to be less for embodiments 4 and 5.


Current consumption will also be less for the MAX2205-2208 family of detectors relative to a log amp. They typically consume only 3.5 mA or less at 3 volts, and 0.5 uA at shutdown. The ability to create a successful AIMM depends on two critical technical achievements. The first requirement is to create a highly-linear, series network of low loss, tunable capacitors. But the second requirement is for a monolithic, low cost, logarithmic amplifier with a broad dynamic range. Dynamic range is very important for many cell phone applications where transmit power control over multiple decades is required, although the present disclosure is not limited in this respect.


The advent of a log amp with an integrated phase detector provides a dramatic advantage in closed loop settling time compared to conventional log amps with only envelope detection. The reason for the advantage is that phase and magnitude information are used together to achieve coarse tuning with only one sample of reflection coefficient or node voltage. The only commercially available log amp with a phase detector is Analog Devices part number AD8302. However, the cost of the AD8302 is expected to be an order of magnitude higher than a conventional single channel log amp. One of the major drawbacks of the AD8302 is its relatively high current consumption at 20 mA and a shutdown feature is needed on a future version of this part. As with FIG. 5, switch SW1 is shown at 645 and tuner 610 can include voltage tunable capacitors, such as voltage tunable dielectric varactors, which can be referred to as Parascan® Tunable Capacitors (PTCs). Charge pump 630 can also be included such as with the charge pump of FIG. 5.


In some embodiments of the present disclosure described above, the impedances added to the tuner for measurements of F in the fourth embodiment can be any reactance. However, an obvious option is to use a shunt capacitor followed by a series inductor. This will preserve the ladder circuit topology that was employed in each of the previous embodiments.


Looking now at FIG. 7 is an embodiment of the present disclosure that illustrates a method to compute the terminating impedance of a cascade of 2-port devices 700 which are characterized through transmission (or ABCD) parameters and to which a signal from a source with a known impedance is applied by measuring the magnitude of the voltages at the input and output of the cascade and between the devices. Depicted in FIG. 7 is:


source voltage Us 705; reference impedance Rw 710; network elements Zm 725 and 740 and Ym 720 and 735; terminating impedance Zt 745; input voltage Ui 715; voltage Uc 730; and output voltage Uo 750,















Indices
i := 0 c := 1 o := 2


Source Voltage
Us := 2 V


Reference Impedance
Rw := 50 Ω


Network Elements
Zm := (1 + 4.5j 1 − 8j)τ:



Ym := (0.2 − 0.4j 0.075 − 0.264j)τiho


Terminating Impedance
Zt := 20 − 75j Ω









Given this information we can compute the input voltage Ui as







U
i

:=


1

1
+


(


Ym
0

+

1


Zm
0

+

1


Ym
1

+

1


Zm
1

+
Zt







)

·
Rw



·

U
s











U
i



=
0.069824




the voltage Uc as







U
c

:=



1


Ym
1

+

1


Zm
1

+
Zt






Zm
0

+

1


Ym
1

+

1


Zm
1

+
Zt








U
i











U
c



=
0.031494




and the output voltage Uo as







U
o

:=


Zt


Zm
1

+
Zt


·

U
c











U
o



=
0.028553




Transmission Parameters







A





1

:=


(




1

Zm
0




1






Ym
0


Zm
0






Ym
0

+

1

Zm
0






)

·

Zm
0









A





1

=

(



1



1
+

4.5

j







0.2
-

0.4

j





3
+

0.5

j





)








A





2

:=


(




1

Zm
1




1






Ym
1


Zm
1






Ym
1

+

1

Zm
1






)

·

Zm
1









A





2

=

(



1



1
-

8

j







0.075
-

0.264

j






-
1.037

-

0.864

j





)







Ac
:=

A






1
·
A






2







Ac
=

(




2.263
+

0.073

j





3.851
-

13.531

j







0.557
-

1.155

j






-
5.679

-

5.111

j





)














U
i

=





Z
i


Rw
+

Z
i



·

U
s








=





(



Ac

0
,
0


·
Zt

+

Ac

0
,
1



)

·

U
s





(



Ac

1
,
0


·
Zt

+

Ac

1
,
1



)

·
Rw

+


Ac

0
,
0


·
Zt

+

Ac

0
,
1











(
1
)










U
o

=




Zt
·

U
i





Ac

0
,
0


·
Zt

+

Ac

0
,
1










=




Zt
·

U
s





(



Ac

1
,
0


·
Zt

+

Ac

1
,
1



)

·
Rw

+


Ac

0
,
0


·
Zt

+

Ac

0
,
1











(
2
)







U
c

=





(


A







2

0
,
0


·
Zt


+

A






2

0
,
1




)

·

U
s





(



Ac

1
,
0


·
Zt

+

Ac

1
,
1



)

·
Rw

+


Ac

0
,
0


·
Zt

+

Ac

0
,
1








(
3
)







We divide the transmission parameters and the termination into real and imaginary components

















Ar1 := Re(A1)
Ai1 := Im(A1)



Ar2 := Re(A2)
Ai2 := Im(A2)



Arc := Re(Ac)
Aic := Im(Ac)



Xt := Re(Zt)
Yt := Im(Zt)









and express the magnitudes of the measured voltages as











(



U
i



)

2

=


(


[



(


A







rc

0
,
0


·
Xt


-


Aic

0
,
0


·

Y
1


+

A






rc

0
,
1




)

2

+


(



Aic

0
,
0


·
Xt

+

A







rc

0
,
0


·
Yt


+

Aic

0
,
1



)

2


]

·

U
s
2


)





[



(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Xt

-


(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·

Y
t


+

A







rc

1
,
1


·
Rw


+

A






rc

0
,
1




]

2




+






(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·
Xt

+


(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Yt

+


Aic

1
,
1


·
Rw

+

Aic

0
,
1





2







(
4
)








(



U
c



)

2

=



[



(


A





r







2

0
,
0


·
Xt


-

Ai







2

0
,
0


·
Yt


+

A





r






2

0
,
1




)

2

+


(


Ai







2

0
,
0


·
Xt


+

Ar







2

0
,
0


·
Yt


+

Ai






2

0
,
1




)

2


]

·

U
s
2






[



(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Xt

-


(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·

Y
t


+

A







rc

1
,
1


·
Rw


+

A






rc

0
,
1




]

2




+






(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·
Xt

+


(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Yt

+


Aic

1
,
1


·
Rw

+

Aic

0
,
1





2







(
5
)








(



U
o



)

2

=



(


Xr
2

+

Yt
2


)

·

U
s
2






[



(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Xt

-


(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·

Y
t


+

A







rc

1
,
1


·
Rw


+

A






rc

0
,
1




]

2




+


[



(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·
Xt

+


(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Yt

+


Aic

1
,
1


·
Rw

+

Aic

0
,
1



]

2







(
6
)







We solve (6) for Us2










Us
2

=



[











[



(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Xt

-


(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·
Yt

+

A







rc

1
,
1


·
Rw


+

A






rc

0
,
1




]

2




+











(



Aic

1
,
0


·
Rw

+

Aic

0
,
0



)

·
Xt

+


(


A







rc

1
,
0


·
Rw


+

A






rc

0
,
0




)

·
Yt

+


Aic

1
,
1


·
Rw

+

Aic

0
,
1





2




]

·






(



U
o



)

2



(


X
t
2

+

Y
t
2


)






(

6

a

)







and substitute (6a) in (4) and (5)











(



U
i



)

2

=







(


A







rc

0
,
0


·
Xt


-


Aic

0
,
0


·
Yt

+

A






rc

0
,
1




)

2

+


(



Aic

0
,
0


·
Xt

+

A







rc

0
,
0


·
Yt


+

Aic

0
,
1



)

2




·


(



U
o



)

2




X
t
2

+

Y
t
2







(
7
)








(



U
i



)

2

=



[



(


A





r







2

0
,
0


·
Xt


-

Ai







2

0
,
0


·
Yt


+

A





r






2

0
,
1




)

2

+


(


Ai







2

0
,
0


·
Xt


+

A





r







2

0
,
0


·
Yt


+

Ai






2

0
,
1




)

2


]

·


(



U
o



)

2




X
t
2

+

Y
t
2







(
8
)







(7) and (8) can be written in the form












[

Xt
-


Re


(


Ac

0
,
0


·


Ac

0
,
1


_


)





(




U
i






U
o




)

2

-


(



Ac

0
,
0




)

2




]

2

+


[

Yt
+


Im


(


Ac

0
,
0


·


Ac

0
,
1


_


)





(




U
i






U
o




)

2

-


(



Ac

0
,
0




)

2




]

2


=


[





Ac

0
,
1




·




U
i






U
o








(




U
i






U
o




)

2

-


(



Ac

0
,
0




)

2



]

2





(
9
)









[

Xt
-


Re


(

A







2

0
,
0


·


A






2

0
,
1



_



)





(




U
c






U
o




)

2

-


(



A






2

0
,
0





)

2




]

2

+


[

Yt
+


Im


(

A







2

0
,
0


·


A






2

0
,
1



_



)





(




U
c






U
o




)

2

-


(



A






2

0
,
0





)

2




]

2


=


[





A






2

0
,
1





·




U
c






U
o








(




U
c






U
o




)

2

-


(



A






2

0
,
0





)

2



]

2





(
10
)







We also solve (4) for Us2 and substitute in (5), resulting in











(



U
c



)

2

=



[



(


A





r







2

0
,
0


·
Xt


-

Ai







2

0
,
0


·
Yt


+

A





r






2

0
,
1




)

2

+


(


Ai







2

0
,
0


·
Xt


+

Ar







2

0
,
0


·
Yt


+

Ai






2

0
,
1




)

2


]


(



(


A







rc

0
,
0


·
Xt


-


Aic

0
,
0


·
Yt

+

A






rc

0
,
1




)

2

+


(



Aic

0
,
0


·
Xt

+

A







rc

0
,
0


·

Y
t



+

A






ic

0
,
1




)

2


)


·


(



U
i



)

2






(
11
)







from which we derive












[

Xt
+








Re


(


Ac

0
,
0


·


Ac

0
,
1


_


)


·


(




U
c






U
i




)

2





+
-






Re


(

A







2

0
,
0


·


A






2

0
,
1



_



)









(



Ac

0
,
0




)

2

·


(




U
c






U
i




)

2


-


(



A






2

0
,
0





)

2




]

2




=




[







(




Ac

0
,
0




·



A






2

0
,
1






)

2




+









(




Ac

0
,
1




·



A






2

0
,
0






)

2




+


-
2

·







Re


(



Ac

0
,
0


·

Ac

0
,
1


·
A








2

0
,
1


·
A







2

0
,
1



)





]

·


(




U
c






U
i




)

2




[




(



Ac

0
,
0




)

2

·


(




U
c






U
i




)

2


-


(



A






2

0
,
0





)

2


]

2


+



[

Yt
-








Im


(


Ac

0
,
0


·


Ac

0
,
1


_


)


·


(




U
c






U
i




)

2





+






Im


(

A







2

0
,
0


·


A






2

0
,
1



_



)









(



Ac

0
,
0




)

2

·


(




U
c






U
i




)

2


-


(



A






2

0
,
0





)

2




]

2

.






(
12
)







(9), (10) and (12) are in the form

(Xt−X)2+(Yt−Y)2=R2


and so constitute circles on the impedance plane







x
i

:=


Re


(


Ac

0
,
0


·


Ac

0
,
1


_


)





(




U
i






U
o




)

2

-


(



Ac

0
,
0




)

2










x
c

:=


Re


(

A







2

0
,
0


·


A






2

0
,
1



_



)





(




U
c






U
o




)

2

-


(



A






2

0
,
0





)

2










y
i

:=


Im


(


Ac

0
,
0


·


Ac

0
,
1


_


)





(




U
i






U
o




)

2

-


(



Ac

0
,
0




)

2










y
c

:=


Im


(

A







2

0
,
0


·


A






2

0
,
1



_



)





(




U
c






U
o




)

2

-


(



A






2

0
,
0





)

2










R
i

:=







Ac

0
,
1




·




U
i






U
o








(




U
i






U
o




)

2

-


(



Ac

0
,
0




)

2












R
c

:=







A






2

0
,
1





·




U
c






U
o








(




U
c






U
o




)

2

-


(



A






2

0
,
0





)

2












X
o

:=




Re


(


Ac

0
,
0


·


Ac

0
,
1


_


)


·


(




U
c






U
i




)

2


-

Re


(

A







2

0
,
0


·


A






2

0
,
1



_



)







(



Ac

0
,
0




)

2

·


(




U
c






U
i




)

2


-


(



A






2

0
,
0





)

2










Y
o

:=




Im


(


Ac

0
,
0


·


Ac

0
,
1


_


)


·


(




U
c






U
i




)

2


-

Im


(

A







2

0
,
0


·


A






2

0
,
1



_



)







(



Ac

0
,
0




)

2

·


(




U
c






U
i




)

2


-


(



A






2

0
,
0





)

2










R
o

:=











(




Ac

0
,
0




·



A






2

0
,
1






)

2

+



(




Ac

0
,
1




·



A






2

0
,
0






)

2




+
-






2
·

Re


(



Ac

0
,
0


·


Ac

0
,
1


_

·


A






2

0
,
0



_

·
A







2

0
,
1



)







·




U
c






U
i









(



Ac

0
,
0




)

2

·


(




U
c






U
i




)

2


-


(



A






2

0
,
0





)

2









The 2 circles must intersect in 2 points, one of which represents the terminating impedance. The following functions are useful to plot the impedance plane circles and to find the intersections of 2 circles.


Functions to Plot Circles







yc


(

x
,
xo
,
yo
,
r

)


:=

[




yo
+



r
2

-


(

x
-
xo

)

2









yo
-



r
2

-


(

x
-
xo

)

2







]





Find Real Components of Intersections







xcint


(

x
,
y
,
r

)


:=



[

















[



(


x
1

-

x
0


)

2

+


(


y
1

-

y
0


)

2

+


(

r
0

)

2

-


(

r
1

)

2


]

·

(


x
1

-

x
0


)





+







(


y
1

-

y
0


)

·




(

2
·

r
0

·

r
1


)

2

-


[



(


x
1

-

x
0


)

2

+


(


y
1

-

y
0


)

2

-


(

r
1

)

2

-


(

r
0

)

2


]

2



















(


x
1

-

x
0


)

2

+


(


y
1

-

y
0


)

2

+


(

r
0

)

2

-


(

r
1

)

2




·

(


x
1

-

x
0


)





+
-










(


y
1

-

y
0


)

·




(

2
·

r
0

·

r
1


)

2

-


[



(


x
1

-

x
0


)

2

+


(


y
1

-

y
0


)

2

-


(

r
1

)

2

-


(

r
0

)

2


]

2











]


2


[



(


x
1

-

x
0


)

2

+


(


y
1

-

y
0


)

2


]



+





x
0






Find both intersections on Z-plane, representing 2 possible solutions







CircInt


(

x
,
y
,
r

)


:=

|




ɛ





r
0

·

r
1



·

10

-
10









C


xcint


(

x
,
y
,
r

)













|





for





k



0











1








Y

(
k
)




yc


(


C
i

,

x
k

,

y
k

,

r
k


)









m


|



0




if






(





Y

0
,
0


-

Y

0
,
1





<
ɛ

)


+

(





Y

0
,
0


-

Y

1
,
1





<
ɛ

)






1


otherwise











CI
i




C
i

+
j




·

Y

m
,
0













CI








Looking now at FIG. 8 at 800:


We plot the circles on the impedance plane


Plot Formatting















Number of samples
Ns := 2001













Ui circle
Xmini := Xi − Ri
Xmaxi := Xi + Ri





Δ






x
i


:=



Xmax
i

-

Xmin
i



1.01
·

(

Ns
-
1

)



















xi := Xmini, Xmini + Δxi . . . Xmaxi













Uc circle
Xminc := Xc − Rc
Xmaxc := X + Rc





Δ






x
c


:=



Xmax
c

-

Xmin
c



Ns
-
1


















xc := Xminc, Xminc + Δxc . . . Xmaxc













Uo circle
Xmino := Xo − Ro
Xmaxo := Xo + Ro





Δ






x
o


:=



Xmax
o

-

Xmin
o



Ns
-
1


















xo := Xmino, Xmino + Δxo . . . Xmaxo





Intersections





CircInt


(

X
,
Y
,
R

)


=

(




7.036




+

4.05

j







20
-

75

j





)










Actual impedance
Zt = 20 − 75j









Given Zt, the input impedance, or the load seen by the source






Zi
=


U
i


I
i






can be computed as






Zi
:=




Ac

0
,
0


·
Zt

+

Ac

0
,
1






Ac

1
,
0


·
Zt

+

Ac

1
,
1










Zi
=

0.722
+

1.618

j






This can be verified by direct computation from the net work elements as







1


Ym
0

+

1


Zm
0

+

1


Ym
1

+

1


Zm
1

+
Zt








=

0.722
+

1.618

j






The variable reactive elements referred to above can be variable capacitances, variable inductances, or both. The variable capacitors can be semiconductor varactors, microelectromechanical system (MEMS) varactors, MEMS switched capacitors, and/or voltage tunable dielectric capacitors—although the present invention is not limited in this respect.


Some embodiments of the present disclosure can be implemented, for example, using a machine-readable medium or article which can store an instruction or a set of instructions that, if executed by a machine, for example, by a system of the present disclosure which includes above referenced controllers and DSPs, or by other suitable machines, cause the machine to perform a method and/or operations in accordance with embodiments of the present disclosure. Such machine can include, for example, any suitable processing platform, computing platform, computing device, processing device, computing system, processing system, computer, processor, or the like, and can be implemented using any suitable combination of hardware and/or software.


The machine-readable medium or article can include, for example, any suitable type of memory unit, memory device, memory article, memory medium, storage device, storage article, storage medium and/or storage unit, for example, memory, removable or non-removable media, erasable or non-erasable media, writeable or re-writeable media, digital or analog media, hard disk, floppy disk, Compact Disk Read Only Memory (CD-ROM), Compact Disk Recordable (CD-R), Compact Disk Re-Writeable (CD-RW), optical disk, magnetic media, various types of Digital Versatile Disks (DVDs), a tape, a cassette, or the like. The instructions can include any suitable type of code, for example, source code, compiled code, interpreted code, executable code, static code, dynamic code, or the like, and can be implemented using any suitable high-level, low-level, object-oriented, visual, compiled and/or interpreted programming language, e.g., C, C++, Java, BASIC, Pascal, Fortran, Cobol, assembly language, machine code, or the like.


An embodiment of the present disclosure provides a machine-accessible medium that provides instructions, which when accessed, cause a machine to perform operations comprising minimizing the magnitude of an input reflection coefficient seen at an RFin port under boundary conditions of a variable load impedance ZL by an adaptive antenna impedance matching module (AIMM) by using a tuner connected to said AIMM and including a plurality of voltage tunable capacitors with independent control voltages within said tuner, wherein backward-wave couplers sample incident and reflected waves respectively at the input side of said tuner; and using a microcontroller or digital signal process (DSP) chip to sample complex reflection coefficient information from said incident and reflected waves and providing by said microcontroller or DSP a coarse tune function that feeds approximate bias voltages to control said voltage tunable capacitors. The machine-accessible medium can further comprise the instructions causing the machine to perform operations further comprising sampling the complex reflection coefficient information from at least one analog to digital converter (ADC) by said microcontroller or DSP chip.


Some embodiments of the present disclosure can be implemented by software, by hardware, or by any combination of software and/or hardware as can be suitable for specific applications or in accordance with specific design requirements. Embodiments of the present disclosure can include units and/or sub-units, which can be separate of each other or combined together, in whole or in part, and can be implemented using specific, multi-purpose or general processors or controllers, or devices as are known in the art. Some embodiments of the present disclosure can include buffers, registers, stacks, storage units and/or memory units, for temporary or long-term storage of data or in order to facilitate the operation of a specific embodiment.


While the present disclosure has been described in terms of what are at present believed to be its preferred embodiments, those skilled in the art will recognize that various modifications to the disclose embodiments can be made without departing from the scope of the present disclosure as defined by the following claims.

Claims
  • 1. An apparatus, comprising: a matching network operable to perform operations comprising reducing a magnitude of a signal reflection at a port of the matching network,wherein the matching network comprises one or more controllable variable reactive elements, andwherein a controller is operable to perform operations comprising determining reflection information from signal information sampled across a predetermined fixed-value reactance component, and engaging in at least one cycle of a coarse tuning process for generating one or more control signals to tune one or more reactances of the one or more controllable variable reactive elements.
  • 2. The apparatus of claim 1, wherein the signal information comprises nodal voltages sampled across the predetermined fixed-value reactance component.
  • 3. The apparatus of claim 2, wherein the reflection information is determined from a ratio of the nodal voltages derived from the signal information.
  • 4. The apparatus of claim 1, wherein the reflection information comprises at least one of phase information or magnitude information of a complex reflection coefficient.
  • 5. The apparatus of claim 1, wherein the reflection information comprises at least one of phase information or magnitude information derived from signal information sampled across the predetermined fixed-value reactance component.
  • 6. The apparatus of claim 1, wherein a look-up table is used to perform the coarse tuning process.
  • 7. The apparatus of claim 1, wherein the controller further performs operations comprising determining new reflection information after the at least one cycle of the coarse tuning process, and responsive to a magnitude of the new reflection information achieving a desired level, fine tuning the one or more controllable variable reactive elements by applying iterative adjustments to the one or more control signals.
  • 8. The apparatus of claim 1, wherein a phase detector detects phase information from the signal information sampled across the predetermined fixed-value reactance component, and wherein the controller further performs operations comprising initiating at least one additional cycle of one of a fine tuning process or the coarse tuning according to the phase information.
  • 9. The apparatus of claim 1, wherein the predetermined fixed-value reactance component comprises one of a fixed-value capacitor, or a fixed-value inductor, or a combination thereof.
  • 10. The apparatus of claim 1, wherein the one or more control signals generated by the coarse tuning process are supplied to a plurality of digital to analog converters (DACs) whose outputs are supplied to buffers controlling the one or more controllable variable reactive elements.
  • 11. The apparatus of claim 1, wherein the one or more controllable variable reactive elements comprise at least one of: one or more reactive elements controlled by one or more semiconductor devices, wherein the one or more semiconductor devices are controlled by the one or more control signals; orone or more reactive elements controlled by one or more micro-electro-mechanical systems (MEMS) devices, wherein the one or more MEMS devices are controlled by the one or more control signals; orone or more reactive elements each having a controllable reactance, wherein the reactance of each of the one or more reactive elements is controlled by one of the one or more control signals; orcombinations thereof.
  • 12. The apparatus of claim 1, wherein the one or more control signals are at least one of one or more digital signals or one or more analog signals.
  • 13. A computer-readable storage medium, comprising computer instructions that, when executed by one or more processors, causes the one or more processors to perform operations comprising: determining input reflection information at a port of a matching network by monitoring signal information across a predetermined fixed-value reactance component; andcoarse tuning one or more controllable variable reactive elements of the matching network with one or more control signals determined according to the input reflection information.
  • 14. The storage medium of claim 13, wherein the signal information comprises nodal voltages across the predetermined fixed-value reactance component, and wherein the coarse tuning is performed according to a look-up table that provides values corresponding to the one or more control signals.
  • 15. The storage medium of claim 14, wherein the input reflection information is determined according to a ratio of the nodal voltages derived from the signal information.
  • 16. The storage medium of claim 13, wherein the predetermined fixed-value reactance component comprises one of a predetermined fixed-value capacitor, or a predetermined fixed-value inductor, or a combination thereof.
  • 17. The storage medium of claim 13, wherein the one or more controllable variable reactive elements comprise at least one of: one or more reactive elements controlled by one or more semiconductor devices, wherein the one or more semiconductor devices are controlled by the one or more control signals; orone or more reactive elements controlled by one or more micro-electro-mechanical systems (MEMS) devices, wherein the one or more MEMS devices are controlled by the one or more control signals; orone or more reactive elements each having a controllable reactance, wherein the reactance of each of the one or more reactive elements is controlled by one of the one or more control signals; orcombinations thereof.
  • 18. A method, comprising: determining at a port of a matching network reflection information from a signal sampled across at least one predetermined fixed-value reactance component;generating at least one control signal according to the reflection information; andtuning the matching network with the at least one control signal, wherein the matching network comprises one or more controllable variable reactive elements each with an independent control voltage.
  • 19. The method of claim 18, wherein tuning is performed according to a coarse tuning process.
  • 20. The method of claim 18, wherein tuning is performed according to a fine tuning process.
  • 21. The method of claim 18, wherein the one or more controllable variable reactive elements comprise at least one of: one or more reactive elements controlled by one or more semiconductor devices, wherein the one or more semiconductor devices are controlled by the one or more control signals; orone or more reactive elements controlled by one or more micro-electro-mechanical systems (MEMS) devices, wherein the one or more MEMS devices are controlled by the one or more control signals; orone or more reactive elements each having a controllable reactance, wherein the reactance of each of the one or more reactive elements is controlled by one of the one or more control signals; orcombinations thereof.
  • 22. The method of claim 18, wherein the at least one control signal comprises at least one of one or more digital signals or one or more analog signals or combinations thereof, wherein the at least one predetermined fixed-value reactance component comprises one of at least one predetermined fixed-value capacitor, or at least one predetermined fixed-value inductor, or combinations thereof.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 12/718,615 filed Mar. 5, 2010 which is a continuation of U.S. patent application Ser. No. 11/653,639 filed Jan. 16, 2007, now U.S. Pat. No. 7,711,337, which claims priority of U.S. Provisional Patent Application Ser. No. 60/728,862 filed Jan. 14, 2006. The contents of each of the foregoing U.S. patent applications are hereby incorporated by reference into this application as if set forth herein in full.

US Referenced Citations (309)
Number Name Date Kind
2745067 True May 1956 A
3117279 Ludvigson Jan 1964 A
3160832 Beitman Dec 1964 A
3390337 Beitman Jun 1968 A
3443231 Roza May 1969 A
3509500 McNair Apr 1970 A
3571716 Hill Mar 1971 A
3590385 Sabo Jun 1971 A
3601717 Kuecken Aug 1971 A
3794941 Templin Feb 1974 A
3919644 Smolka Nov 1975 A
3990024 Hou Nov 1976 A
3995237 Brunner Nov 1976 A
4186359 Kaegebein Jan 1980 A
4201960 Skutta May 1980 A
4227256 O'Keefe Oct 1980 A
4383441 Willis May 1983 A
4476578 Gaudin Oct 1984 A
4493112 Bruene Jan 1985 A
4777490 Sharma Oct 1988 A
4799066 Deacon Jan 1989 A
4965607 Wilkins Oct 1990 A
4980656 Duffalo et al. Dec 1990 A
5032805 Elmer Jul 1991 A
5142255 Chang Aug 1992 A
5177670 Shinohara Jan 1993 A
5195045 Keane Mar 1993 A
5200826 Seong Apr 1993 A
5212463 Babbitt May 1993 A
5243358 Sanford Sep 1993 A
5258728 Taniyoshi Nov 1993 A
5276912 Siwiak Jan 1994 A
5301358 Gaskill Apr 1994 A
5307033 Koscica Apr 1994 A
5310358 Johnson May 1994 A
5312790 Sengupta May 1994 A
5334958 Babbitt Aug 1994 A
5371473 Trinh Dec 1994 A
5409889 Das Apr 1995 A
5427988 Sengupta Jun 1995 A
5430417 Martin Jul 1995 A
5446447 Carney Aug 1995 A
5448252 Ali Sep 1995 A
5451567 Das Sep 1995 A
5451914 Stengel Sep 1995 A
5457394 McEwan Oct 1995 A
5472935 Yandrofski Dec 1995 A
5479139 Koscica Dec 1995 A
5486491 Sengupta Jan 1996 A
5496795 Das Mar 1996 A
5502372 Quan Mar 1996 A
5524281 Bradley Jun 1996 A
5548837 Hess et al. Aug 1996 A
5561407 Koscica Oct 1996 A
5564086 Cygan Oct 1996 A
5589844 Belcher et al. Dec 1996 A
5593495 Masuda Jan 1997 A
5635433 Sengupta Jun 1997 A
5635434 Sengupta Jun 1997 A
5640042 Koscica Jun 1997 A
5679624 Das Oct 1997 A
5689219 Piirainen Nov 1997 A
5693429 Sengupta Dec 1997 A
5694134 Barnes Dec 1997 A
5699071 Urakami Dec 1997 A
5766697 Sengupta et al. Jun 1998 A
5777581 Lilly Jul 1998 A
5778308 Sroka Jul 1998 A
5786727 Sigmon Jul 1998 A
5812572 King Sep 1998 A
5812943 Suzuki Sep 1998 A
5830591 Sengupta Nov 1998 A
5846893 Sengupta Dec 1998 A
5874926 Tsuru Feb 1999 A
5880635 Satoh Mar 1999 A
5886867 Chivukula Mar 1999 A
5892482 Coleman et al. Apr 1999 A
5929717 Richardson Jul 1999 A
5963871 Zhinong Oct 1999 A
5969582 Boesch Oct 1999 A
5990766 Zhang Nov 1999 A
6009124 Smith Dec 1999 A
6020787 Kim Feb 2000 A
6020795 Kim Feb 2000 A
6029075 Das Feb 2000 A
6045932 Jia Apr 2000 A
6061025 Jackson May 2000 A
6074971 Chiu Jun 2000 A
6096127 Dimos Aug 2000 A
6100733 Dortu Aug 2000 A
6101102 Brand Aug 2000 A
6115585 Matero Sep 2000 A
6133883 Munson Oct 2000 A
6172385 Duncombe Jan 2001 B1
6215644 Dhuler Apr 2001 B1
6281847 Lee Aug 2001 B1
6343208 Ying Jan 2002 B1
6377142 Chiu Apr 2002 B1
6377217 Zhu Apr 2002 B1
6377440 Zhu Apr 2002 B1
6384785 Kamogawa May 2002 B1
6404614 Zhu Jun 2002 B1
6408190 Ying Jun 2002 B1
6414562 Bouisse Jul 2002 B1
6415562 Donaghue Jul 2002 B1
6452776 Chakravorty Sep 2002 B1
6461930 Akram Oct 2002 B2
6466774 Okabe Oct 2002 B1
6492883 Liang Dec 2002 B2
6514895 Chiu Feb 2003 B1
6525630 Zhu Feb 2003 B1
6531936 Chiu Mar 2003 B1
6535076 Partridge et al. Mar 2003 B2
6535722 Rosen Mar 2003 B1
6538603 Chen Mar 2003 B1
6556102 Sengupta Apr 2003 B1
6556814 Klomsdorf Apr 2003 B1
6570462 Edmonson May 2003 B2
6590468 du Toit Jul 2003 B2
6590541 Schultze Jul 2003 B1
6597265 Liang Jul 2003 B2
6608603 Alexopoulos Aug 2003 B2
6624786 Boyle Sep 2003 B2
6640085 Chatzipetros Oct 2003 B1
6657595 Phillips Dec 2003 B1
6661638 Jackson Dec 2003 B2
6670256 Yang Dec 2003 B2
6710651 Forrester Mar 2004 B2
6724611 Mosley Apr 2004 B1
6724890 Bareis Apr 2004 B1
6737179 Sengupta May 2004 B2
6759918 du Toit et al. Jul 2004 B2
6765540 Toncich Jul 2004 B2
6768472 Alexopoulos Jul 2004 B2
6774077 Sengupta Aug 2004 B2
6795712 Vakilian Sep 2004 B1
6825818 Toncich Nov 2004 B2
6839028 Lee Jan 2005 B2
6845126 Dent Jan 2005 B2
6859104 Toncich Feb 2005 B2
6862432 Kim Mar 2005 B1
6864757 Du Toit Mar 2005 B2
6868260 Jagielski Mar 2005 B2
6888714 Shaw May 2005 B2
6905989 Ellis Jun 2005 B2
6907234 Karr Jun 2005 B2
6920315 Wilcox Jul 2005 B1
6943078 Zheng Sep 2005 B1
6946847 Nishimori et al. Sep 2005 B2
6949442 Barth Sep 2005 B2
6961368 Dent Nov 2005 B2
6964296 Memory Nov 2005 B2
6965837 Vintola Nov 2005 B2
6993297 Smith Jan 2006 B2
7009455 Toncich Mar 2006 B2
7071776 Forrester Jul 2006 B2
7106715 Kelton Sep 2006 B1
7107033 du Toit Sep 2006 B2
7113614 Rhoads Sep 2006 B2
7151411 Martin Dec 2006 B2
7176634 Kitamura Feb 2007 B2
7176845 Fabrega-Sanchez Feb 2007 B2
7180467 Fabrega-Sanchez et al. Feb 2007 B2
7221327 Toncich May 2007 B2
7298329 Diament Nov 2007 B2
7312118 Kiyotoshi Dec 2007 B2
7332980 Zhu Feb 2008 B2
7332981 Matsuno Feb 2008 B2
7339527 Sager Mar 2008 B2
7426373 Clingman Sep 2008 B2
7427949 Channabasappa et al. Sep 2008 B2
7468638 Tsai Dec 2008 B1
7535080 Zeng et al. May 2009 B2
7535312 McKinzie May 2009 B2
7539527 Jang May 2009 B2
7596357 Nakamata Sep 2009 B2
7633355 Matsuo Dec 2009 B2
7667663 Hsiao Feb 2010 B2
7705692 Fukamachi et al. Apr 2010 B2
7711337 McKinzie May 2010 B2
7714678 du Toit May 2010 B2
7728693 du Toit Jun 2010 B2
7768400 Lawrence et al. Aug 2010 B2
7786819 Ella Aug 2010 B2
7795990 du Toit Sep 2010 B2
7852170 McKinzie Dec 2010 B2
7865154 Mendolia et al. Jan 2011 B2
7907094 Kakitsu et al. Mar 2011 B2
7917104 Manssen et al. Mar 2011 B2
7969257 du Toit Jun 2011 B2
7991363 Greene Aug 2011 B2
8112043 Knudsen et al. Feb 2012 B2
8170510 Knudsen et al. May 2012 B2
8190109 Ali et al. May 2012 B2
8217732 McKinzie, III Jul 2012 B2
8299867 McKinzie Oct 2012 B2
8320850 Khlat Nov 2012 B1
20020008672 Griffin Jan 2002 A1
20020030566 Bozler Mar 2002 A1
20020109642 Gee et al. Aug 2002 A1
20020118075 Ohwada Aug 2002 A1
20020145483 Bouisse Oct 2002 A1
20020167963 Joa-Ng Nov 2002 A1
20020187780 Souissi Dec 2002 A1
20020191703 Ling et al. Dec 2002 A1
20020193088 Jung Dec 2002 A1
20030060227 Sekine Mar 2003 A1
20030071300 Yashima Apr 2003 A1
20030114124 Higuchi Jun 2003 A1
20030142022 Ollikainen Jul 2003 A1
20030193997 Dent Oct 2003 A1
20030199286 D du Toit Oct 2003 A1
20030210206 Phillips Nov 2003 A1
20030232607 Le Bars Dec 2003 A1
20040009754 Smith, Jr. Jan 2004 A1
20040090372 Nallo May 2004 A1
20040100341 Luetzelschwab May 2004 A1
20040127178 Kuffner Jul 2004 A1
20040137950 Bolin Jul 2004 A1
20040202399 Kochergin Oct 2004 A1
20040257293 Friedrich et al. Dec 2004 A1
20050007291 Fabrega-Sanchez Jan 2005 A1
20050032488 Pehlke Feb 2005 A1
20050032541 Wang Feb 2005 A1
20050042994 Otaka Feb 2005 A1
20050059362 Kalajo Mar 2005 A1
20050082636 Yashima Apr 2005 A1
20050085204 Poilasne et al. Apr 2005 A1
20050093624 Forrester et al. May 2005 A1
20050130608 Forse Jun 2005 A1
20050130699 Kim Jun 2005 A1
20050208960 Hassan Sep 2005 A1
20050215204 Wallace Sep 2005 A1
20050264455 Talvitie Dec 2005 A1
20050282503 Onno Dec 2005 A1
20060003537 Sinha Jan 2006 A1
20060009165 Alles Jan 2006 A1
20060160501 Mendolia Jul 2006 A1
20060183433 Mori Aug 2006 A1
20060183442 Chang et al. Aug 2006 A1
20060205368 Bustamante Sep 2006 A1
20060281423 Caimi et al. Dec 2006 A1
20070013483 Stewart Jan 2007 A1
20070035458 Isao Feb 2007 A1
20070042725 Poilasne Feb 2007 A1
20070042734 Ryu Feb 2007 A1
20070063788 Zhu Mar 2007 A1
20070080888 Mohamadi Apr 2007 A1
20070082611 Terranova et al. Apr 2007 A1
20070085609 Itkin Apr 2007 A1
20070142014 Wilcox Jun 2007 A1
20070149146 Hwang Jun 2007 A1
20070182636 Carlson Aug 2007 A1
20070184825 Lim et al. Aug 2007 A1
20070194859 Brobston Aug 2007 A1
20070197180 McKinzie et al. Aug 2007 A1
20070200766 McKinzie Aug 2007 A1
20070285326 McKinzie Dec 2007 A1
20070293176 Yu Dec 2007 A1
20080007478 Jung Jan 2008 A1
20080018541 Pang Jan 2008 A1
20080055016 Morris, III et al. Mar 2008 A1
20080081670 Rofougaran Apr 2008 A1
20080106350 McKinzie May 2008 A1
20080122553 McKinzie May 2008 A1
20080122723 Rofougaran May 2008 A1
20080129612 Wang Jun 2008 A1
20080158076 Walley Jul 2008 A1
20080261544 Guillaume Oct 2008 A1
20080274706 Blin Nov 2008 A1
20080300027 Weiping Dec 2008 A1
20080305749 Ben-Bassat Dec 2008 A1
20090002077 Rohani et al. Jan 2009 A1
20090027286 Ohishi Jan 2009 A1
20090082017 Chang et al. Mar 2009 A1
20090109880 Kim Apr 2009 A1
20090121963 Greene May 2009 A1
20090149136 Rofougaran Jun 2009 A1
20090180403 Tudosoiu Jul 2009 A1
20090215446 Hapsari et al. Aug 2009 A1
20090231220 Yang et al. Sep 2009 A1
20090253385 Dent et al. Oct 2009 A1
20090264065 Song Oct 2009 A1
20090278685 Potyrailo Nov 2009 A1
20090323582 Proctor et al. Dec 2009 A1
20100041348 Wilcox et al. Feb 2010 A1
20100053009 Ahmadreza Mar 2010 A1
20100073103 Spears et al. Mar 2010 A1
20100085260 McKinzie Apr 2010 A1
20100105425 Asokan Apr 2010 A1
20100156552 McKinzie Jun 2010 A1
20100232474 Rofougaran Sep 2010 A1
20100285836 Horihata et al. Nov 2010 A1
20100302106 Knudsen et al. Dec 2010 A1
20100304688 Knudsen Dec 2010 A1
20110012790 Badaruzzaman Jan 2011 A1
20110086630 Manssen Apr 2011 A1
20110102290 Milosavljevic May 2011 A1
20110105023 Scheer et al. May 2011 A1
20110121079 Lawrence et al. May 2011 A1
20110133994 Korva Jun 2011 A1
20110183628 Baker Jul 2011 A1
20110183633 Isao Jul 2011 A1
20110256857 Chen et al. Oct 2011 A1
20110281532 Joo et al. Nov 2011 A1
20110299438 Mikhemar Dec 2011 A1
20120075159 Chang Mar 2012 A1
20120100802 Mohebbi Apr 2012 A1
20120243579 Premakanthan et al. Sep 2012 A1
Foreign Referenced Citations (23)
Number Date Country
19614655 Oct 1997 DE
102008050743 Apr 2010 DE
0685936 Jun 1995 EP
0909024 Apr 1999 EP
1079296 Feb 2001 EP
1137192 Sep 2001 EP
1298810 Apr 2006 EP
2328233 Jun 2011 EP
03276901 Mar 1990 JP
9321526 Dec 1997 JP
10209722 Aug 1998 JP
100645526 Nov 2006 KR
10-0740177 Jul 2007 KR
WO-0171846 Sep 2001 WO
2006031170 Mar 2006 WO
WO-2008030165 Mar 2008 WO
WO-2009064968 May 2009 WO
WO-2009155966 Dec 2009 WO
WO-2011044592 Apr 2011 WO
2011084716 Jul 2011 WO
WO-2011133657 Oct 2011 WO
WO-2011028453 Oct 2011 WO
2012085932 Jun 2012 WO
Non-Patent Literature Citations (44)
Entry
Du Toit, “Tunable Microwave Devices With Auto Adjusting Matching Circuit”, U.S. Appl. No. 13/302,617, filed Nov. 22, 2011.
Du Toit, “Tunable Microwave Devices With Auto-Adjusting Matching Circuit”, U.S. Appl. No. 13/302,649, filed Nov. 22, 2011.
Greene, “Method and Apparatus for Tuning a Communication Device”, U.S. Appl. No. 13/108,463, filed May 16, 2011.
Greene, “Method and Apparatus for Tuning a Communication Device”, U.S. Appl. No. 13/108,589, filed May 16, 2011.
Hoirup, “Method and Apparatus for Radio Antenna Frequency Tuning”, U.S. Appl. No. 13/030,177, filed Feb. 18, 2011.
Manssen, “Method and Apparatus for Managing Interference in a Communication Device”, U.S. Appl. No. 61/326,206, filed Apr. 20, 2010.
Manssen, “Method and Apparatus for Tuning Antennas in a Communication Device”, U.S. Appl. No. 12/941,972, filed Nov. 8, 2010.
Manssen, “Method and Apparatus for Tuning Antennas in a Communication Device”, U.S. Appl. No. 13/005,122, filed Jan. 12, 2011.
McKinzie, “Adaptive Impedance Matching Module (AIMM) Control Architectures”, U.S. Appl. No. 13/293,550, filed Nov. 10, 2011.
McKinzie, “Method and Apparatus for Adaptive Impedance Matching”, U.S. Appl. No. 13/217,748, filed Aug. 25, 2011.
Mendolia, “Method and Apparatus for Tuning a Communication Device”, U.S. Appl. No. 13/035,417, filed Feb. 25, 2011.
Paratek Microwave, Inc., “Method and Appartus for Tuning Antennas in a Communication Device”, International Application No. PCT/US11/59620; Filed Nov. 7, 2011.
Spears, “Methods for Tuning an Adaptive Impedance Matching Network With a Look-up Table”, U.S. Appl. No. 13/297,951, filed Nov. 16, 2011.
Du Toit, , “Tunable Microwave Devices With Auto Adjusting Matching Circuit”, U.S. Appl. No. 13/302,617, filed Nov. 22, 2011.
Du Toit, , “Tunable Microwave Devices With Auto-Adjusting Matching Circuit”, U.S. Appl. No. 13/302,649, filed Nov. 22, 2011.
Greene, , “Method and Apparatus for Tuning a Communication Device”, U.S. Appl. No. 13/108,463, filed May 16, 2011.
Greene, , “Method and Apparatus for Tuning a Communication Device”, U.S. Appl. No. 13/108,589, filed May 16, 2011.
Hoirup, , “Method and Apparatus for Radio Antenna Frequency Tuning”, U.S. Appl. No. 13/030,177, filed Feb. 18, 2011.
Manssen, , “Method and Apparatus for Managing Interference in a Communication Device”, U.S. Appl. No. 61/326,206, filed Apr. 20, 2010.
Manssen, , “Method and Apparatus for Tuning Antennas in a Communication Device”, U.S. Appl. No. 12/941,972, filed Nov. 8, 2010.
Manssen, , “Method and Apparatus for Tuning Antennas in a Communication Device”, U.S. Appl. No. 13/005,122, filed Jan. 12, 2011.
McKinzie, , “Adaptive Impedance Matching Module (AIMM) Control Architectures”, U.S. Appl. No. 13/293,550, filed Nov. 10, 2011.
McKinzie, , “Method and Apparatus for Adaptive Impedance Matching”, U.S. Appl. No. 13/217,748, filed Aug. 25, 2011.
Mendolia, , “Method and Apparatus for Tuning a Communication Device”, U.S. Appl. No. 13/035,417, filed Feb. 25, 2011.
Paratek Microwave, Inc., , “Method and Appartus for Tuning Antennas in a Communication Device”, International Application No. PCT/US11/59620; Filed Nov. 7, 2011.
Spears, , “Methods for Tuning an Adaptive Impedance Matching Network With a Look-up Table”, U.S. Appl. No. 13/297,951, filed Nov. 16, 2011.
Bezooijen, A. et al., “A GSM/EDGE/WCDMA Adaptive Series-LC Matching Network Using RF-MEMS Switches”, IEEE Journal of Solid-State Circuits, vol. 43, No. 10, Oct. 2008, 2259-2268.
Payandehjoo, Kasra , “Novel Techniques for Coupling Reduction in Multi-Antenna Hand-held Devices”, IEEE Student Member, 1-8, Jan. 11, 2010.
Petit, Laurent , “MEMS-Switched Parasitic-Antenna Array for Radiation Pattern Diversity”, IEEE Transactions on Antennas and Propagation, vol. 54, No. 9, Sep. 2009, 2624-2631.
Zuo, S. , “Eigenmode Decoupling for Mimo Loop-Antenna Based on 180 Coupler”, Progress In Electromagnetics Research Letters, vol. 26, 2011, 11-20.
Huang, Libo et al., “Theoretical and experimental investigation of adaptive antenna impedance matching for multiband mobile phone applications”, IEEE, Sep. 7, 2005, 13-17.
Patent Cooperation Treaty, “International Search Report and Written Opinion”, Nov. 16, 2011, International Application No. PCT/US/2011/038543.
Hyun, S. , “Effects of strain on the dielectric properties of tunable dielectric SrTi03 thin films”, Applied Physics Letters, 2004 American Institute of Physics.
Ida, I. et al., “An Adaptive Impedence Matching System and Its Application to Mobile Antennas”, TENCON 2004, IEEE Region 10 Conference, See Abstract ad p. 544, Nov. 21-24, 2004, 543-547.
Patent Cooperation Treaty, , “International Search Report and Written Opinion”, International Application No. PCT/US2010/046241, Mar. 2, 2011.
Patent Cooperation Treaty, , “International Search Report and Written Opinion”, International Application No. PCT/US2010/056413, Jul. 27, 2011.
Patent Cooperation Treaty, , “International Search Report and Written Opinion”, PCT Application No. PCT/US08/005085, Jul. 2, 2008.
Pervez, N.K. , “High Tunability barium strontium titanate thin films for RF circuit applications”, Applied Physics Letters, 2004 American Institute of Physics.
Qiao, et al., “Antenna Impedance Mismatch Measurement and Correction for Adaptive COMA Transceivers”, IEEE, 2005.
Qiao, et al., “Measurement of Antenna Load Impedance for Power Amplifiers”, The Department of Electrical and Computer Engineering, University of California, San Diego, Sep. 13, 2004.
Stemmer, Susanne , “Low-loss tunable capacitors fabricated directly on gold bottom electrodes”, University of California Postprints 2006.
Taylor, T.R. , “Impact of thermal strain on the dielectric constant of sputtered barium strontium titanate thin films”, Applied Physics Letters, 2002 American Institute of Physics.
Tombak, Ali , “Tunable Barium Strontium Titanate Thin Film Capacitors for RF and Microwave Applications”, IEEE Microwave and Wireles Components Letters, vol. 12, Jan. 2002.
Xu, Hongtao , “Tunable Microwave Integrated Circuits using BST Thin Film Capacitors with Device”, Integrated Ferroelectrics, Department of Electrical Engineering and Computer Engineering, University of California, 2005.
Related Publications (1)
Number Date Country
20120049975 A1 Mar 2012 US
Continuations (2)
Number Date Country
Parent 12718615 Mar 2010 US
Child 13293544 US
Parent 11653639 Jan 2007 US
Child 12718615 US