The present invention relates to a low-dropout regulator (LDO), and in particular, to an adaptive low-dropout regulator having a wide voltage endurance range, and an integrated circuit chip and a communications terminal that use the adaptive low-dropout regulator, and belongs to the field of integrated circuit technologies.
With constant improvement of process integration of integrated circuits, endurance levels of circuit units are becoming lower. For example, generally, for a circuit unit in a 0.18 μm integrated circuit process, the voltage endurance value is approximately 2.5 V. In a battery powered system, a power supply voltage is usually kept between 3 V and 5 V or even higher. Therefore, in a high voltage system, if a low voltage circuit without being specially designed and processed is directly used, the circuit may be burnt.
A low-dropout regulator is usually used in a power management system, and is generally directly powered by a power supply voltage. The function of the LDO is to adjust the power supply voltage to a suitable voltage range of an internal chip. As is known to all, generally, a constant bias current is provided for an amplifier in the low-dropout regulator, so that a gain and a speed of the amplifier are kept substantially constant. However, with a constant increase in the power supply voltage, voltages at a source and a drain of a transistor reach or exceed nominal voltage endurance values of the transistor. Consequently, the transistor may be burnt.
Referring to
Vds_pair=Vdd−Vbp−Vcom=Vdd−|Vtp|−Vdsat≈Vdd−1.1V (1)
Vtp is a turn-on voltage of a PMOS transistor. It is assumed that |Vtp|=Vtn=0.7 V, and saturation voltages at a source and a drain of a current mirror transistor 102B are Vdsat=0.4 V. As can be learned from Formula (1), the voltage difference Vds_pair between the source and the drain of each of the pair input transistors M1 and M2 changes with the power supply voltage Vdd, and a change amplitude is basically the same as that of Vdd. Further, as can be known from Formula (1), using a nominal secure voltage endurance value 2.5 V in a 0.18 μm process as an example, a circuit needs to be designed to ensure that Vds_pair cannot exceed the secure voltage endurance value 2.5 V of a transistor. In this way, it may be deduced that Vdd cannot exceed 3.6 V. Therefore, 3.6 V is an upper limit of a power supply voltage ensuring that a circuit in
Therefore, how to enable, by using a proper circuit design, a circuit manufactured by a low voltage process component to work in a power supply voltage that is much higher than a nominal voltage of the process component is a current challenge of designing a low-dropout regulator circuit.
Based on the disadvantages in the prior art, a primary technical problem that needs to be resolved in the present invention is providing an adaptive low-dropout regulator having a wide voltage endurance range in a low voltage process situation.
Another technical problem to be resolved in the present invention is providing an integrated circuit chip and a communications terminal that use the foregoing adaptive low-dropout regulator.
To achieve the foregoing objectives, technical solutions used in the present invention are as follows:
According to a first aspect of the embodiments of the present invention, an adaptive low-dropout regulator having a wide voltage endurance range is provided, including: a power supply voltage tracker, a voltage-current converter, an error amplifier, a current mirror circuit, and a dynamic voltage divider, where
one end of the power supply voltage tracker is connected to a power supply voltage, the other end thereof is connected to the voltage-current converter, and the power supply voltage tracker is configured to change with the power supply voltage;
the voltage-current converter converts a changed voltage of the power supply voltage tracker into a changed current, and inputs the current to the current mirror circuit as a reference current;
an output end of the current mirror circuit is connected to sources of two input field effect transistors in the error amplifier, and is configured to provide a bias current;
sources of two load field effect transistors in the error amplifier are connected to the power supply voltage; and
the dynamic voltage divider is connected between each of the input field effect transistors and a corresponding load field effect transistor, to dynamically withstand a voltage drop applied by the power supply voltage to the error amplifier.
Preferably, the power supply voltage tracker is implemented as a PMOS transistor, a source of the PMOS transistor is connected to the power supply voltage, and a drain thereof is connected to a gate and the voltage-current converter.
Preferably, the voltage-current converter is implemented as a dynamic current source.
Preferably, the voltage-current converter is implemented as a resistor.
Preferably, a voltage drop between two ends of the dynamic voltage divider linearly changes with a current of the dynamic voltage divider.
Preferably, the dynamic voltage divider is implemented as a resistance voltage divider.
Preferably, the current mirror circuit mirrors the reference current to the error amplifier according to a mirror multiple.
Preferably, when the reference current is given, a maximum voltage endurance value of the low-dropout regulator is determined by a product of a parameter value of the dynamic voltage divider and a mirror multiple of the current mirror circuit.
Preferably, a parameter of the voltage-current converter is obtained according to the reference current and the maximum voltage endurance value of the low-dropout regulator.
According to a second aspect of the embodiments of the present invention, an integrated circuit chip is provided, where the integrated circuit chip uses the foregoing adaptive low-dropout regulator.
According to a third aspect of the embodiments of the present invention, a communications terminal is provided, where the communications terminal uses the foregoing adaptive low-dropout regulator.
The adaptive low-dropout regulator provided in the present invention can automatically change a bias condition with a power supply voltage, dynamically adjust a voltage endurance range of a field effect transistor in an error amplifier, and ensure that voltage differences between different ports of all field effect transistors do not exceed a nominal voltage value, so that the product can be finally applied to a system or a chip with a voltage higher than a nominal power supply voltage.
Technical content of the present invention is described below in detail with reference to the accompanying drawings and specific embodiments.
Referring to
Vout=Vref*(1+R1/R2) (2)
Referring to
When the low-dropout regulator works, the power supply voltage tracker changes with the power supply voltage Vdd. The voltage-current converter converts the changed voltage into a changed current. Then, the current is mirrored by the current mirror circuit to the error amplifier, and is used as a bias tail current of the error amplifier. The dynamic voltage dividers are connected in series between drains of pair input transistors and corresponding load transistors of the error amplifier. When the power supply voltage Vdd increases, the dynamic voltage dividers divide the voltage drop caused by the increase in the power supply voltage Vdd, and a divided voltage is proportional to a change of the power supply voltage, thereby ensuring that voltage differences between different ports of all transistors in the error amplifier are kept within a secure nominal working voltage range specified by a process of the error amplifier.
Referring to
The two dynamic voltage dividers are respectively inserted between the drains of the pair input transistors (N3 and N4) of the error amplifier and the drains of the respective corresponding load transistors (N4 corresponds to P2, and N3 corresponds to P3). A value of a voltage divided by the dynamic voltage dividers 103 depends on a current passing through the dynamic voltage dividers 103. Therefore, a withstood voltage drop is proportional to a change of I_
Referring to
The dynamic current source in this embodiment is Rb, and a current passing through Rb may be calculated by using the following formula:
I_
A reference voltage I_
In this embodiment, the dynamic voltage dividers may be implemented as the resistors Rd1 and Rd2. Voltage drops at two ends of Rd1 and Rd2 linearly change with currents passing through Rd1 and Rd2. The following describes how to select the resistance value Rb of the dynamic current source, the mirror multiple of the current mirror circuit, and values of the resistors Rd1 and Rd2, that is, the dynamic voltage dividers, according to a voltage endurance value range required by a circuit.
First, it is assumed that Vdd=3.6 V is a critical value. That is, when Vdd<3.6 V, Vds_pair<2.5 V, that is, a voltage of a transistor will not exceed 2.5 V, and the circuit is normal. It is assumed in the following that a maximum voltage endurance value Vdd_max of the circuit needs to reach 5 V, it is set that I_
A mirror current I_
I_
A voltage drop VRd on the dynamic voltage dividers 103 may be calculated according to Formula (5), where, it is assumed that Rd1=Rd2=Rd.
VRd=(I_
To ensure that voltage differences Vd_pair between sources and drains of pair input transistors of the error amplifier do not exceed a nominal value, using 2.5 V as an example, the condition in Formula (6) needs to be satisfied.
Vds_pair≤Vnominal value (6)
That is, Vdd_max−|Vtp|−Vds−VRd≤2.5 V.
Herein, Vdd_max represents a maximum power supply voltage allowed by the circuit, and it is further deduced that:
VRd≥Vdd_max−|Vtp|−Vds−Vnominal value≥Vdd_max−|Vtp|−Vds−2.5V (7)
Vtp represents a turn-on voltage of a load transistor, and Vds represents saturation voltages at a source and a drain.
Assuming that the saturation voltages at the source and the drain is Vds=0.4 V, Formula (5) is substituted into Formula (7) to obtain the following formula:
(I_
That is, I_
It is further obtained that N and Rd need to satisfy the constraint condition in Formula (9):
N*Rd≥2(Vdd_max−|Vtp|−Vds−Vnominal value)/I_
Assuming that |Vtp|=Vtn=0.7 V, Vds=0.4 V, and N=1, it may be obtained that
Rd≥(Vdd_max−3.6)/5=(5−3.6)/5=280 Kohm
As can be learned from Formula (9), once the reference current is given, an upper limit V of a voltage endurance value that the circuit needs to reach can be adjusted only by changing a value of N*Rd. The voltage endurance value of the transistor is improved, so that the entire circuit can work in a power supply voltage that is higher than a nominal voltage endurance value, thereby satisfying a higher application requirement for the power supply voltage.
The present invention further discloses an integrated circuit chip. The integrated circuit chip features usage of the foregoing adaptive low-dropout regulator.
In addition, the foregoing adaptive low-dropout regulator may further be used in a communications terminal. The communications terminal herein may refer to computer devices that support multiple communications standards such as Wi-Fi, GSM, EDGE, TD_SCDMA, TDD_LTE, and FDD_LTE and that are used in a mobile environment, including, but not limited to, mobile phones, notebook computers, tablet computers, and in-vehicle computers. In addition, the adaptive low-dropout regulator is also applicable to another scenario to which a power management system is applied, for example, a communications base station supporting multiple communications standards.
In conclusion, according to the adaptive low-dropout regulator having a wide voltage endurance range provided in the present invention, a power supply voltage tracker, a voltage-current converter, and a dynamic regulator are added based on an original basic circuit, so that the circuit can automatically change a bias condition with an increase in a power supply voltage, and dynamically adjust and ensure that voltage differences between different ports of all transistors do not exceed a nominal voltage value of a process of the adaptive low-dropout regulator, thereby implementing a low-dropout regulator having a wide voltage endurance range. Therefore, a product can be applied to a system or a chip with a voltage higher than a nominal power supply voltage of a process of the product.
In the present invention, an upper limit that is of a power supply voltage and that is allowed by a circuit is increased by using a simple circuit design, thereby greatly widening a use range of a low voltage process in a high voltage environment. In addition, a chip area occupied by an extra element used in the present invention is small, thereby ensuring that a volume of an integrated circuit chip is not obviously increased.
The adaptive low-dropout regulator having a wide voltage endurance range, the chip, and the terminal that are provided in the present invention are described above in detail. Any obvious modification made by a person of ordinary skill in the art to the present invention without departing from the spirit of the present invention will constitute patent infringement of the present invention, and corresponding legal responsibilities shall be taken.
Number | Date | Country | Kind |
---|---|---|---|
2015 1 0086281 | Feb 2015 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2016/070728 | 1/12/2016 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2016/131354 | 8/25/2016 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6373233 | Bakker | Apr 2002 | B2 |
6465994 | Xi | Oct 2002 | B1 |
6522111 | Zadeh | Feb 2003 | B2 |
6664853 | Sun | Dec 2003 | B1 |
6703813 | Vladislav | Mar 2004 | B1 |
7402987 | Lopata | Jul 2008 | B2 |
7492137 | Yamada | Feb 2009 | B2 |
7932707 | Imura | Apr 2011 | B2 |
8680829 | Giroud | Mar 2014 | B2 |
20100264987 | Yuasa | Oct 2010 | A1 |
Number | Date | Country |
---|---|---|
101329587 | Dec 2008 | CN |
101364119 | Feb 2009 | CN |
102063146 | May 2011 | CN |
102279612 | Dec 2011 | CN |
202067171 | Dec 2011 | CN |
102789257 | Nov 2012 | CN |
102945059 | Feb 2013 | CN |
104808734 | Jul 2015 | CN |
2151732 | Oct 2012 | EP |
2006318327 | Nov 2006 | JP |
2007257104 | Oct 2007 | JP |
2010004258 | Jan 2010 | JP |
Number | Date | Country | |
---|---|---|---|
20180067512 A1 | Mar 2018 | US |