The present disclosure relates to power supplies and more particularly to low power zero cross comparator for discontinuous current mode operated switching mode power supply.
A zero crossing comparator is used in switching mode power supply (SMPS) to detect when current from an inductor in the power supply reaches zero and at that moment block, or turn off the inductor current. The precision, by which the zero crossing comparator operates, affects the efficiency of the power supply. If the current from the inductor is turned off late (after the zero crossing) the current in the inductor goes negative (overshoot) and a node voltage of the power supply goes above the input voltage turning on a parasitic diode and pushing the extra charge into Vin. If the current from the inductor is turned off early, current from the inductor is connected by a parasitic diode connected to ground, which increases losses since the voltage across the parasitic diode is higher than in the normal on state.
US 2004/0027101 A1 (Vinciarelli) is directed to an apparatus comprising a buck-boost DC to DC switching power conversion, wherein a first switching device is interposed between a source and a first terminal of an inductor and a second switching device is interposed between the second terminal of the inductor and the load. U.S. Pat. No. 8,274,266 B2 (Englehardt et al.) is directed to a power supply system that comprises an inductor device and a plurality of switching devices that allow the power supply to operate in a boost mode. U.S. Pat. No. 8,143,874 B2 (Templeton) is directed to a switch mode power supply where an integrated circuit provides ease of integration with switch mode power supply (SMPS) designs. U.S. Pat. No. 8,115,459 B2 (Prodic et al.) is directed to a digitally controlled DC-DC converter with a power stage with at least one switch and an output capacitor. In U.S. Pat. No. 7,893,674 B2 (Mok et al.) a switch mode power supply (SMPS) is directed to a transient recovery circuit to stabilize the circuitry when a transition to a new output is performed. U.S. Pat. No. 7,554,310 B2 (Chapuis et al.) is directed to a switch mode voltage regulator comprising dual digital control loops. U.S. Pat. No. 7,447,049 B2 (Garner et al.) is directed to an SMPS controller using primary side sensing to detect a point of zero magnetic flux. U.S. Pat. No. 6,879,136 B1 (Erisman et al.) is directed to an inductor current emulation circuit for a switch mode power supply configured such that the inductor current goes to zero at least once during a cycle.
It is an objective of the present disclosure to provide a time off (tf) estimator to determine when switching current is turned off in a switching mode power supply (SMPS).
It is further an objective of the present disclosure to use an adaptive controller to determine the best toff time tf.
In the present disclosure a switching mode power supply (SMPS) comprises a time off estimator and an adaptive controller. The time off estimator predicts a time when the flow of energy is turned off in a clock cycle and awaiting the next clock cycle, wherein the reactive element of the power supply is charged for time tr and then discharged for time tf. The reactive element in the present disclosure is a capacitor in a voltage mode circuit used to mimic an inductor in a current mode circuit. An adaptive controller is used to sense over shoot or undershoot of the switching node above or below the supply rails and adjusts a voltage, vRefOffset, to determine the best turn off setting to avoid spikes caused by the turn off time being too long or truncation of the signal because the energy from the reactive device is terminated too soon.
For a buck type SMPS shown in
If it is assumed that the voltage across the coil is VL(t) is fixed, VL, then EQ. 1 becomes simple multiplication.
When EQ. 2 is applied to the coil current in
Where Ipeak is the maximum peak current when the PMOS was turned off and VL is voltage across the coil which is in the tf period and equal to output voltage VOUT. Using the same approach for getting Ipeak, since we know the tr time and the voltage across the inductor. The voltage applied to the inductor during tr period is the difference between the input and output voltage.
If EQ. 3 and EQ 4 are combined, EQ. 5 is obtained, where the tf depends only on known DC voltages and tr, which means tf does not depend on actual inductor value.
This invention will be described with reference to the accompanying drawings, wherein:
An easy way to model an integrator is by using simple capacitor charged from given current source. The relation between voltage and current in the capacitor is shown in EQ. 6:
EQ. 6 can be used for modeling a current in the coil as a voltage signal inside an integrated circuit chip. The core of the estimator is shown in
The procedure described herein creates coil-current-like shape voltage on the network node, vCap. The node voltage is compared with reference voltage vRef during the tf time period, and if the output, ZComp, of the comparator triggers the NMOS transistor is turned off. The capacitor C is connected to vRef0 when both switches are off in order to start from defined level. The reference Vref applied to the positive terminal of the comparator is the combination of vRef0 and vRefOffset to compensate for variations in circuit components.
In
The aforementioned zero-crossing comparators works fine stand alone, but there is no feedback which measure whether the timing is correct. In order to determine the timing is correct, a new feed-back is introduced. This feedback simply changes the reference voltage vRef0 by vRefOffset which corrects the timing of the zero-crossing comparator. A simplified schematic of the correction circuit is shown in
It was previously mentioned that if the NMOS is not turned off at right time the voltage on VLX node (see
Related vCap and vRef waveforms are shown in
A modified solution for the auto correction circuit is shown in
Alternatively, the right part of the circuit can be replaced by digital as it is shown in
In
It should be noted that the techniques and circuitry shown herein are also applicable for other SMPS topology, for instance boost and buck-boost SMPS circuitry.
While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
13368014 | May 2013 | EP | regional |
Number | Name | Date | Kind |
---|---|---|---|
5481178 | Wilcox et al. | Jan 1996 | A |
6879136 | Erisman et al. | Apr 2005 | B1 |
7447049 | Gamer et al. | Nov 2008 | B2 |
7554310 | Chapuis et al. | Jun 2009 | B2 |
7768245 | De Cremoux | Aug 2010 | B1 |
7893674 | Mok et al. | Feb 2011 | B2 |
8115459 | Prodic et al. | Feb 2012 | B2 |
8143874 | Templeton | Mar 2012 | B2 |
8274266 | Engelhardt et al. | Sep 2012 | B2 |
20020141209 | Bridge | Oct 2002 | A1 |
20040027101 | Vinciarelli | Feb 2004 | A1 |
20040090804 | Lipcsei et al. | May 2004 | A1 |
20080012540 | Chen | Jan 2008 | A1 |
20080094861 | Wang | Apr 2008 | A1 |
20080122491 | Kuan | May 2008 | A1 |
20090218998 | Huang et al. | Sep 2009 | A1 |
20110241633 | Herzer | Oct 2011 | A1 |
Entry |
---|
European Search Report, 13368014.0-1809, Mailed: Dec. 6, 2013, Dialog Semiconductor GmbH. |
Number | Date | Country | |
---|---|---|---|
20140340065 A1 | Nov 2014 | US |