Adaptive power control

Abstract
A method for controlling the power used by a computer including the steps of measuring the operating characteristics of a central processor of the computer, determining when the operating characteristics of the central processor are significantly different than required by the operations being conducted, and changing the operating characteristics of the central processor to a level commensurate with the operations being conducted.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


This invention relates to computer systems and, more particularly, to methods for varying the amount of power used by such systems during use of the systems.


2. History of the Prior Art


A significant problem faced by battery powered computers is the length of time such computers are capable of operating between charges. As computer processors become more capable, they tend to run at faster speeds and dissipate more power. At the same time, the size and weight of portable computers is constantly being reduced to make them more portable. Since batteries tend to be a very significant element of the weight of portable computers and other portable devices, the tendency has been to maintain their size and thus their capacity at a minimum.


A typical portable computer today has an average life of approximately two and one-half hours until its originally-full battery must be recharged.


A great deal of research has been directed to ways for extending the operating life of portable computers. Presently, typical processors include circuitry and software for disabling various power-draining functions of portable computers when those functions are unused for some extensive period. For example, various techniques have been devised for turning off the screen when it has not been used for some selected period. Similar processes measure the length of time between use of hard drives and disable rotation after some period. Another of these processes is adapted to put a central processor into a quiescent condition after some period of inactivity.


In general, these processes are useful in extending the operating life of a portable computer. However, the life still does not extend significantly beyond two and one-half hours for any computer having significant capabilities.


There has been a significant amount of research conducted from which processor requiring less power might be produced. Most processors used in computer systems today are made using CMOS technology. The power consumed by a CMOS integrated circuit is given approximately by P=CV2f, where C is the active switching capacitance, V is the supply voltage, and f is the frequency of operation. The maximum allowable frequency is described by fmax=kV, where k is a constant.


It is desirable to operate the processor at the lowest possible voltage at a frequency that provides the computing power desired by the user at any given moment. For instance, if the processor is operating at 600 MHz, and the user suddenly runs a compute-intensive process half as demanding, the frequency can be dropped by a factor of two. This means that the voltage can also be dropped by a factor of two. Therefore, power consumption is reduced by a factor of eight. Various methods of implementing this dynamic voltage-frequency scaling have been described in the prior art. All of these involve a component separate from the processor on the system that provides multiple frequencies to multiple system components. Also, they involve state-machines or power-management units on the system to coordinate the voltage-frequency changes. The efficiency of voltage frequency scaling is reduced when the frequency generator is not on the processor. Having a separate power-management unit increases the number of components in the system and the power dissipated by the system. It is also desirable to have the processor control both the voltage it receives and the frequency it receives. As the level of integration increases in processors, they control most of the system clocks; and it is desirable to provide control to the processor to change these clocks so they can be run at just the right frequency. Having a separate clock generator that produces multiple frequencies is not desirable because of the lack of tight coupling.


It is desirable to increase significantly the operating life of portable computers and similar devices.


SUMMARY OF THE INVENTION

It is, therefore, an object of the present invention to increase significantly the operating life of portable computers.


This and other objects of the present invention are realized by a method for controlling the power used by a computer including the steps of utilizing control software to measure the operating characteristics of a processor of the computer, determining when the operating characteristics of the central processor are significantly different than required by the operations being conducted, and changing the operating characteristics of the central processor to a level commensurate with the operations being conducted.


These and other objects and features of the invention will be better understood by reference to the detailed description which follows taken together with the drawings in which like elements are referred to by like designations throughout the several views.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of various hardware components of a computer system utilized in accordance with the present invention.



FIG. 2 is a flow chart illustrating the operation of one embodiment of the invention.



FIG. 3 illustrates a number of registers utilized in the hardware components of the system shown in FIG. 1.



FIG. 4 is a block diagram illustrating the operation of sequencer circuitry which is a part of a processor illustrated in the system of FIG. 1.





DETAILED DESCRIPTION


FIG. 1 is a block diagram of various hardware components of a computer system utilized in accordance with the present invention to control the operating frequency and voltage of the system. The hardware includes a processor 10, a clock generator 11, a programmable voltage generator 12, system memory (DRAM) 14, and an external battery (or other power supply) 13. The processor 10, clock generator 11, and voltage generator 12 are all mounted to a circuit board 15 in a manner known to those skilled in the art. The battery 13 and system memory 14 may be electrically connected to the circuit board in a number of possible ways known to those skilled in the art.


The processor 10 includes on the same semiconductor chip a number of components including a processing unit 16 and a programmable frequency generator 17. The processor 10 also typically includes a number of other components which are known to those skilled in the art but are not pertinent to the present invention and are therefore not illustrated. The processing unit 16 includes a number of logical components including a master control unit 18 which is the central portion for accomplishing clock and voltage control. In the present invention, the master control unit 18 also includes circuitry for monitoring the operating characteristics of the processor. Various monitoring functions (such as circuitry for accomplishing voltage and frequency monitoring) which are well known to the prior art are included as a part of the logical master control unit 18. The logical unit 18 may also include circuitry for making available additional information detected by other portions of the computer system in either analogue or digital form (e.g., temperature data). The logical unit 18 also includes circuitry for detecting other operations of the system including commands to be executed from which a particular type of operation to be executed may be determined. A detailed discussion of circuitry for providing various operating characteristics is included in U.S. patent application Ser. No. 09/417,930, entitled Programmable Event Counter System, B. Coon et al, filed Oct. 13, 1999, and assigned to the assignee of the present application.


The programmable frequency generator 17 receives an external frequency often referred to as a “slow clock” from the external clock generator 11. The generator 17 responds to values furnished by control software executing on the processor to produce from the slow clock a core clock for operation of the processing unit 16, one or more clocks for operation of the various system memory components shown as system memory 14 in the figure, the system bus, and any other components which might utilized a separate clock.


It should be specifically noted that contrasted to prior art systems, the programmable frequency generator is able to provide individual frequencies selectable for each of these components. Thus, prior art arrangements utilize an external clock generator to provide all of the different frequencies utilized by the system. This has a number of effects which are less than desirable. Since the clocks are generated off-chip, the time needed to change frequency is long. Since in an integrated processor all clocks are created from a single slow clock off chip, if the core frequency changes all of the frequencies change with it. Thus, a frequency furnished to a single component cannot be changed without affecting a change in other frequencies. The voltage furnished by the external clock generator does not change even though reduced frequencies adapted to provide reduced levels of operations are furnished for various components of the system. A number of other factors slow the response of the system to changes in the various clocks when an external clock is used to generate the various operating frequencies for a system.


The core frequency for the processing unit 16 is generated by multiplying the slow clock by a factor. This factor is computed by the control software of the present invention which monitors the operation of the processor to determine from the characteristics of the processor just what frequency should be selected. The manner in which the monitoring is accomplished and the effect it has on the control of the operating characteristics is described in detail below.


The frequencies at which the other components of the system operate are determined from the core frequency by multiplying the slow clock by the core processor factor. For example, a system input/output (I/O) bus typically functions at a much slower frequency than does the processing unit. In the present invention, the control software computes the bus frequency by dividing the core frequency by a value. The process may also be conducted as a table lookup of an already computed value. If the processing unit is conducting its current operations at a normal speed of 400 MHz, a bus frequency of 100 MHz [[.]] is derived by dividing the core clock by four. On the other hand, if the processing unit is capable of accomplishing its current operations at a relatively slow speed of 200 MHz, a bus frequency of 100 MHz [[.]] is still desirable since bus operations are often the limiting factor in processing operations. In such a case, the control software computes a value of two as the divisor to obtain the bus frequency. It should be noted that although the bus frequency under discussion has been the system I/O bus, the invention may also be used for precisely choosing the operating frequencies for other system buses.


Similarly, various processors are often capable of utilizing system memory having different characteristics one of which is switching speed.


A system may utilize a plurality of interfaces between the processing unit and system memory in order to provide different operating frequencies for system memory which is being utilized. The present invention allows this to be easily accomplished by utilizing different divisors to obtain different values from which the operating frequencies for different system memory units are determined. As will be noted in the following discussion, two different memory frequencies are utilized and more are possible.


Thus, by utilizing the phase-lock-loop generator 17 to determine a core clock frequency and dividing that frequency by a plurality of different values determined by the control software, the operating frequencies for the different components of the system may be individually controlled and furnished to other components of the processor without the necessity of crossing chip boundaries with the consequent slowing caused by negotiating the boundaries.


In order to allow the master control unit 18 to accomplish these operations, the processing unit 16 includes a number of registers which are utilized by the control software and the hardware. These include a master control register 20, a master status register 21, and a master clock divider register 22 which are illustrated in FIG. 3.


Of these registers, the clock divider register 22 stores, among other things, the multiplier computed by the control software for generating the core frequency, the value used as a divisor to obtain the bus frequency from the core frequency, a value used as a divisor to obtain a first system memory frequency from the core frequency, and a value used as a divisor to obtain a second system memory frequency from the core frequency. In addition, the clock divider register 22 stores values used for various other including an indication that a frequency change command has been received.


The master control register includes values pertinent to the present description including the voltage which is to be furnished to the processor as a part of the change of frequency. This register also stores a value indicating the time period allowed for accomplishing the phase-lock-loop relock operation. The master status register also stores the various values used as dividers and the value used as a multiplier to obtain the core frequency along with other significant information.


The various values stored in these registers are utilized, among other things, to control the operations of sequencer circuitry (illustrated in FIG. 4) which carries out the operations necessary to changing the frequency at which the components of the system operate. The sequencer circuitry carries out the series of steps required by which the phase-lock-loop circuitry is brought to the new frequency and relocked after the processor clock has been shut off.


The operations carried out by the sequencer commence at an idle state which represents the normal condition of the sequencer in the absence of a frequency change operation. When the change frequency command and values are received, the sequencer steps from the idle condition to first shut down the core clock and the clocks to the various memory interfaces. The sequencer then waits a few cycles before shutting down the bus clock, the master control clock, and saving information sufficient to assure that timing during and after the sequencing is correct. After this delay, the sequencer starts a counter to time the phase-lock-loop relock process. When this count is complete, the sequencer wakes the bus and the master control units. Finally, the sequencer wakes up the core and memory interfaces and awaits another frequency changing operation. The relation of the sequencer to the control software will be described in detail in the discussion of the process of the control software which follows.



FIG. 2 is a flow chart representing the process carried out by one embodiment of the invention. In the figure, the steps described in the left column represent operations accomplished by the control software, while the steps described in the right column represent operations accomplished by the cooperating hardware.


In a first step, the control software monitors various conditions of the processor which relate to power expenditure by the processor. These conditions may include any of those described above including the present frequency and voltage of operation, the temperature of operation, and the amount of time the processor spends in one of what may be a number of idle states in which various components of the system are quiescent. For example, if the processor is running in what might be termed its normal mode of operation at a core frequency of 400 MHz and a voltage of 1.3 volts, the control software may be monitoring the amount of time the processor spends in the “halt” state, the amount of time the processor spends in the “deep sleep” state, and the temperature of the processor. The deep sleep state is a state in which power is furnished only to the processor and to DRAM memory. In this state, the processor is arc all off and it does not respond to any interrupts. The halt state is a state in which the core clock has been stopped but the processor responds to most interrupts. If the processor is spending more than a preselected increment of its operation in these states while operating at normal frequency and voltage, then power is being wasted. The detection of such operating characteristics therefore may indicate that the frequency and voltage of operation should be reduced.


On the other hand, it may be found that the processor is functioning at a reduced frequency and voltage and that a series of commands have been furnished to be executed by the processor which require greater processing power. In such a case, these characteristics suggest that it may be desirable to increase the voltage and frequency of operation in order to handle these commands.


Consequently, the control software detects operating characteristics and determines whether those characteristics indicate that the frequency and voltage of operation should be changed. From the possible sets of conditions, the control software detects the particular set involved and computes correct values for the core clock frequency, the core clock frequency multiplier, the various DRAM clock frequency dividers, and the bus frequency divider. If any other components of the circuitry receive their own clocks, then multipliers or dividers for these values are computed. It should be noted that the control software may actually compute the various values required for the given characteristics which have been determined or may utilize a lookup table storing precomputed values.


At a next step, the software reviews the values computed and determines whether the frequency is to be increased. If the frequency is to be increased, it is first necessary that the voltage be increased to allow the processor to function at a higher frequency. In such a case, it is first necessary to increase the voltage level of operation. The typical power supplies offer a number of pins (often five) by which different operating voltages may be selected. This allows a range of different voltages to be provided. Consequently, the control software simply furnishes a correct value on the input pins of the power supply to cause the computed voltage to be furnished to the frequency generator and to the processor. In one embodiment, the voltage increase is accomplished by providing a level to be reached and a time period for the voltage to settle to this level.


It should be noted that the voltage may be increased in a single step, an action which would typically cause phase-locked-loop circuitry of a frequency generator to lose its lock and would create a large surge of current causing the currently-available voltage regulator circuitry to initiate a system reset. This problem may be eliminated with future voltage regulator circuitry. Alternatively, the voltage may be increased in a series of small steps which would not have this effect. For example, if increases of approximately 50 millivolts are enabled, then the frequency generator will remain stable during the voltage increase and a system reset will not occur. This offers the advantage that the processor may continue to execute commands during the period in which the voltage change is taking place.


If the control software was not increasing but rather decreasing frequency of operation at the previous step, then the original voltage level is not changed at this time. In either case, the control software then goes through a sequence of steps in which various operations of the processor are prepared for shutdown so that the system clocks can be changed. With a particular processor such as that referred to in the patent application described above, this includes flushing a gated store buffer, suspending bus and direct memory access (DMA) operations, and enabling self-refreshing circuitry for system DRAM memory.


With these processor operations shut down, the control software transfers the new divider values and writes a bit indicating a frequency change is to occur. The hardware stores the divider values in the clock divider register and the change frequency indicator. This starts the hardware process of the sequencer. The control software then writes “stop core,” “stop DRAM0” and “stop DRAM1” bits of the master command register to stop the clocks being furnished to these components.


Writing the master control register bits to stop the clock frequencies and the values to the hardware causes the hardware to commence the remainder of the frequency changing operation utilizing the sequencer circuitry described above. At this point, the software effectively goes into a wait state which continues until the core clock is enabled at the new frequency. The sequencer responds to the command by shutting down the core clock and the DRAM memory interfaces. The sequencer pauses for sufficient time to assure that this has happened and then shuts down the bus and master control clocks.


Because the core clock has been stopped, timing must be accomplished based on the external clock furnished to the system during this period. Counter circuitry dependent only on phase-lock-loop relock time is utilized to measure the time allowed for the phase-lock-loop circuitry to lock to the new frequency. At this point, the sequencer utilizes the new values furnished to effect a new value for the core (and other) frequency. After a safe lock period has passed (“relock time” stored in the master control register), the sequencer wakes the bus and master control units. The sequencer waits a few clocks of the slow frequency and then turns on the core clock and the DRAM interfaces.


Because the internal clocks of the system are shut down during the operation of the sequencer, it is necessary that the system provide a means of maintaining timing consistent with the normal world clock. Computer systems utilize a time stamp counter to keep track of world clock values. The value kept in this counter is utilized for certain operations conducted by the central processing unit. Once the phase-lock-loop circuitry of the frequency generator 17 has been stopped, the value in the time clock counter no longer represents accurate world time. Moreover, when the new frequency is reached and locks in, the rate at which the counter is iterated will change. To provide for accurate time stamp readings, a number of lower-valued bits indicating the last time of program execution held by the time stamp counter are stored. These are furnished to the control software along with the relock time value and the new frequency once the frequencies have restabilized to allow accurate computation of the normal world time.


Once the clocks have been turned on at the new frequencies, the control software ends its wait state and determines whether the operation was to decrease the frequency. Assuming the operation was to increase the frequency, the software then recalculates the time stamp counter value and checks the various interface timings to assure that they are correct. If the operation was to decrease the frequency, the control software causes the voltage to be lowered to the calculated value (either in one or a series of incremental steps) and then recalculates the value for the time stamp counter and checks the interface timings. At that point, the control software begins again to monitor the various conditions controlling the frequency and voltage of operation.


It should be noted that at some point during the monitoring operation it may be found that the processor is functioning at a normal frequency and voltage, that the temperature of operation is below some preselected value, and that a series of processor-intensive commands have been furnished to be executed by the processor. In such a case, these characteristics suggest that it may be desirable to increase the voltage and frequency of operation in order to handle these commands for a period less than would raise operating temperatures beyond a safe level. In such a case, the control software may compute higher frequency and voltage values and a temperature (or a time within which temperature will not increase beyond a selected level) in order to cause the hardware to move to this higher frequency state of operation. In such a case, the processor executing the process illustrated effectively ramps up the frequency and voltage so that the processor “sprints” for a short time to accomplish the desired operations. This has the effect of allowing a processor which nominally runs at a lower frequency to attain operational rates reached by more powerful processors during those times when such rates are advantageous.


Although the present invention has been described in terms of a preferred embodiment, it will be appreciated that various modifications and alterations might be made by those skilled in the art without departing from the spirit and scope of the invention. The invention should therefore be measured in terms of the claims which follow.

Claims
  • 1. A computer system comprising: a processing unit operable at different voltages;a second component; anda frequency generator configured to receive a first clock signal from a clock generator and to adjust a frequency of said first clock signal to furnish clock signals at different frequencies to said processing unit and said second component, wherein said different frequencies are individually adjustable; wherein, in response to initiating a change in frequency for said processing unit, said processing unit is configured to start a counter and to shut down clocks to said processing unit and said second component; and wherein further, in response to said counter reaching a specified value, said processing unit is configured to turn on said clocks.
  • 2. The computer system of claim 1, wherein said frequency generator is configured to adjust said first clock signal by a first value to furnish a second clock signal at a second frequency to said processing unit, wherein said frequency generator is also configured to adjust said first clock signal by a second value to furnish a third clock signal at a third frequency to said second component, and wherein said second clock signal and said third clock signal are furnished concurrently by said frequency generator to said processing unit and said second component, respectively.
  • 3. The computer system of claim 2, wherein said second frequency is different from said third frequency.
  • 4. The computer system of claim 2, wherein said frequency generator is further configured to change said first value to a third value and to change said second value to a fourth value responsive to a change in operating conditions of said processing unit, wherein the ratio of said first value to said third value is different from the ratio of said second value to said fourth value.
  • 5. The computer system of claim 1, further comprising a power supply coupled to said processing unit and configured to furnish a selectable voltage to said processing unit.
  • 6. The computer system of claim 1, configured to detect operations to be executed and to adjust said frequencies according to said operations.
  • 7. The computer system of claim 1, configured to monitor a temperature of said processing unit and to adjust a frequency of a clock signal and a voltage furnished to said processing unit according to said temperature.
  • 8. The computer system of claim 1, configured to determine an increase in temperature that would result from an increase in said voltage, wherein said increase in voltage is permitted for a period that would not cause said temperature to exceed a temperature limit.
  • 9. The computer system of claim 1, wherein said second component is selected from the group consisting of: a memory; and an input/output bus.
  • 10. A computer system comprising: a processing unit operable at different voltages;a second component;a clock generator configured to generate a first clock signal at a frequency, said processing unit configured to register a value corresponding to an amount of time allowed for phase-locked-loop (PLL) circuitry to lock in response to a change in frequency of said first clock signal; anda frequency generator coupled to said clock generator and comprising said PLL circuitry, said frequency generator configured to adjust said frequency of said first clock signal to concurrently furnish clock signals at different frequencies to said processing unit and said second component, wherein said different frequencies are individually adjustable; wherein, in response to initiating said change in frequency, said processing unit is configured to start a counter and to shut down clocks to said processing unit and said second component; and wherein further, in response to said counter reaching said value, said processing unit is configured to turn on said clocks.
  • 11. The computer system of claim 10, wherein said frequency generator is configured to adjust said first clock signal by a first value to furnish a second clock signal at a second frequency to said processing unit, wherein said frequency generator is also configured to adjust said first clock signal by a second value to furnish a third clock signal at a third frequency to said second component, wherein said second frequency is different from said third frequency.
  • 12. The computer system of claim 11, wherein said frequency generator is further configured to change said first value to a third value and to change said second value to a fourth value responsive to said change in operating conditions, wherein the ratio of said first value to said third value is different from the ratio of said second value to said fourth value.
  • 13. The computer system of claim 10, configured to detect operations to be executed and to adjust said frequencies according to said operations.
  • 14. The computer system of claim 10, configured to monitor a temperature of said processing unit and to adjust a frequency of a clock signal and said voltage according to said temperature.
  • 15. The computer system of claim 10, configured to determine an increase in temperature that would result from an increase in said voltage, wherein said processing unit is configured to sprint according to said increase in voltage for a period of time that will not cause said temperature to exceed a temperature limit.
  • 16. A method comprising: adjusting a first clock signal at a first frequency to provide a second clock signal at a second frequency to a processing unit of a computer system and a third clock signal at a third frequency to a second component of said computer system;monitoring operating conditions of said processing unit;changing a level of voltage furnished to said processing unit according to said operating conditionsin response to initiation of a change in frequency for said processing unit, starting a counter and stopping said first and second clock signals;in response to said counter reaching a specified value, restarting said first and second clock signals; andadjusting said second frequency in response to said change in frequency, wherein said second clock signal is individually adjustable without an adjustment to said third clock signal.
  • 17. The method of claim 16, further comprising: adjusting said first clock signal by a first value to furnish said second clock signal at said second frequency to said processing unit; andadjusting said first clock signal by a second value to furnish said third clock signal at said third frequency to said second component concurrent with furnishing of said second clock signal to said processing unit, wherein said second frequency is different from said third frequency.
  • 18. The method of claim 17, further comprising changing said first value to a third value responsive to said change in operating conditions, wherein said first value is individually adjustable without an adjustment to said second value.
  • 19. The method of claim 18, further comprising changing said second value to a fourth value responsive to said change in operating conditions, wherein the ratio of said first value to said third value is different from the ratio of said second value to said fourth value.
  • 20. The method of claim 16, further comprising selecting said level of voltage according to a frequency of a clock signal to be furnished to said processing unit.
  • 21. The method of claim 16, further comprising: detecting operations to be executed by said processing unit; andselecting a frequency of a clock signal furnished to said processing unit according to said operations.
  • 22. The method of claim 16, further comprising: monitoring a temperature of said processing unit; andselecting a frequency of a clock signal and a voltage furnished to said processing unit according to said temperature.
  • 23. A system comprising: means for monitoring operating conditions of a processing unit;means for generating a clock signal at a frequency; andmeans for adjusting said clock signal to provide clock signals at different frequencies to said processing unit and to a second component concurrently and for individually adjusting said different frequencies; wherein, in response to initiation of a change in frequency for said processing unit, a means for counting is started and clock signals to said processing unit and said second component are stopped; and wherein further, in response to said means for counting reaching a specified value, said clock signals to said processing unit and said second component are started.
  • 24. The system of claim 23 further comprising means for adjusting a selectable voltage supplied to said processing unit.
  • 25. The computer system of claim 10, further comprising a programmable power supply coupled to said processing unit and configured to furnish a level of voltage according to a frequency of a clock signal selected for said processing unit and to adjust said voltage as a precursor to a change in said frequency.
  • 26. The system of claim 23 further comprising means for maintaining time consistency between a clock for said processing unit and real world time after adjusting clock frequency for said processing unit.
  • 27. The method of claim 16, further comprising: determining an amount of time that operation is permitted with an increase in said voltage without increasing a temperature of said computer system beyond a limit; andoperating said processing unit with said increase in voltage for a period of time that is less than said amount of time.
Parent Case Info

This application is a continuation application of the U.S. patent application with Ser. No. 11/411,309, filed Apr. 25, 2006, by Halepete et al., and entitled “Adaptive Power Control,” now U.S. Pat. No. 7,596,708, which in turn is a continuation application of U.S. Pat. No. 7,100,061, Ser. No. 09/484,516, filed Jan. 18, 2000, by Halepete et al., and entitled “Adaptive Power Control,” each of which is hereby incorporated by reference in entirety.

US Referenced Citations (221)
Number Name Date Kind
3217267 Loposer Nov 1965 A
3435367 Little, Jr. Mar 1969 A
3538450 Andrea et al. Nov 1970 A
3555446 Braymer Jan 1971 A
4095267 Morimoto Jun 1978 A
4137563 Tsunoda Jan 1979 A
4238784 Keen et al. Dec 1980 A
4694393 Hirano Sep 1987 A
4698748 Juzswik et al. Oct 1987 A
4841440 Yonezu et al. Jun 1989 A
4893271 Davis Jan 1990 A
4931748 McDermott et al. Jun 1990 A
5021679 Fairbanks et al. Jun 1991 A
5025387 Frane Jun 1991 A
5086387 Arroyo et al. Feb 1992 A
5086501 DeLuca et al. Feb 1992 A
5153535 Fairbanks et al. Oct 1992 A
5157342 Atwood et al. Oct 1992 A
5167024 Smith et al. Nov 1992 A
5189314 Georgiou et al. Feb 1993 A
5201059 Nguyen Apr 1993 A
5204863 Saint-Joigny et al. Apr 1993 A
5218704 Watts, Jr. et al. Jun 1993 A
5220672 Nakao et al. Jun 1993 A
5222239 Rosch Jun 1993 A
5230055 Katz et al. Jul 1993 A
5239652 Seibert et al. Aug 1993 A
5274798 Aihara et al. Dec 1993 A
5378935 Korhonen et al. Jan 1995 A
5388265 Volk Feb 1995 A
5390350 Chung et al. Feb 1995 A
5406212 Hashinaga et al. Apr 1995 A
5410711 Stewart Apr 1995 A
5422806 Chen et al. Jun 1995 A
5423045 Kannan et al. Jun 1995 A
5428790 Harper et al. Jun 1995 A
5440520 Schutz et al. Aug 1995 A
5452434 MacDonald Sep 1995 A
5461266 Koreeda et al. Oct 1995 A
5461652 Hongo Oct 1995 A
5479648 Barbera et al. Dec 1995 A
5481697 Mathews et al. Jan 1996 A
5490059 Mahalingaiah et al. Feb 1996 A
5502838 Kikinis Mar 1996 A
5504910 Wisor et al. Apr 1996 A
5511203 Wisor et al. Apr 1996 A
5553236 Revilla et al. Sep 1996 A
5555225 Hayashi et al. Sep 1996 A
5560020 Nakatani et al. Sep 1996 A
5560024 Harper et al. Sep 1996 A
5572719 Biesterfeldt Nov 1996 A
5586308 Hawkins et al. Dec 1996 A
5590342 Marisetty Dec 1996 A
5592173 Lau et al. Jan 1997 A
5600839 MacDonald Feb 1997 A
5623677 Townsley et al. Apr 1997 A
5628001 Cepuran May 1997 A
5628020 O'Brien May 1997 A
5630110 Mote, Jr. May 1997 A
5630146 Conary et al. May 1997 A
5638083 Margeson Jun 1997 A
5644760 Polzin et al. Jul 1997 A
5659789 Hausauer et al. Aug 1997 A
5675808 Gulick et al. Oct 1997 A
5677849 Smith Oct 1997 A
5682093 Kivela Oct 1997 A
5687114 Khan Nov 1997 A
5692201 Yato Nov 1997 A
5692204 Rawson et al. Nov 1997 A
5710911 Walsh et al. Jan 1998 A
5710929 Fung Jan 1998 A
5713030 Evoy Jan 1998 A
5715467 Jirgal Feb 1998 A
5717319 Jokinen Feb 1998 A
5719800 Mittal et al. Feb 1998 A
5721837 Kikinis et al. Feb 1998 A
5726901 Brown Mar 1998 A
5727208 Brown Mar 1998 A
5734877 Ries et al. Mar 1998 A
5737613 Mensch, Jr. Apr 1998 A
5745375 Reinhardt et al. Apr 1998 A
5745774 Munetsugu Apr 1998 A
5752011 Thomas et al. May 1998 A
5754436 Walsh et al. May 1998 A
5754833 Singh et al. May 1998 A
5754837 Walsh et al. May 1998 A
5754867 Walker May 1998 A
5754869 Holzhammer et al. May 1998 A
5754883 Lim et al. May 1998 A
5757171 Babcock May 1998 A
5760636 Noble et al. Jun 1998 A
5774703 Weiss et al. Jun 1998 A
5777500 Eitrheim Jul 1998 A
5778237 Yamamoto et al. Jul 1998 A
5778239 Cox Jul 1998 A
5781060 Sugawara Jul 1998 A
5781780 Walsh et al. Jul 1998 A
5781783 Gunther et al. Jul 1998 A
5787294 Evoy Jul 1998 A
5790877 Nishiyama et al. Aug 1998 A
5794022 Karouji Aug 1998 A
5798667 Herbert Aug 1998 A
5799198 Fung Aug 1998 A
5805909 Diewald Sep 1998 A
5812860 Horden et al. Sep 1998 A
5815692 McDermott Sep 1998 A
5815724 Mates Sep 1998 A
5815725 Feierbach Sep 1998 A
5825674 Jackson Oct 1998 A
5832205 Kelly et al. Nov 1998 A
5832284 Michail et al. Nov 1998 A
5842029 Conary et al. Nov 1998 A
5848281 Smalley et al. Dec 1998 A
5884049 Atkinson Mar 1999 A
5884068 Conary et al. Mar 1999 A
5892959 Fung Apr 1999 A
5894577 MacDonald et al. Apr 1999 A
5898879 Kim Apr 1999 A
5905914 Sakai et al. May 1999 A
5907699 Nakajima May 1999 A
5909585 Shinmiya Jun 1999 A
5913067 Klein Jun 1999 A
5914996 Huang Jun 1999 A
5919262 Kikinis et al. Jul 1999 A
5923545 Nguyen Jul 1999 A
5926394 Nguyen et al. Jul 1999 A
5931951 Ando Aug 1999 A
5933649 Lim et al. Aug 1999 A
5935253 Conary et al. Aug 1999 A
5940785 Georgiou et al. Aug 1999 A
5940786 Steeby Aug 1999 A
5974557 Thomas et al. Oct 1999 A
5978864 Hetherington et al. Nov 1999 A
5996083 Gupta et al. Nov 1999 A
5996084 Watts Nov 1999 A
6000035 Matsushima et al. Dec 1999 A
6006169 Sandhu et al. Dec 1999 A
6016548 Nakamura et al. Jan 2000 A
6021500 Wang et al. Feb 2000 A
6035407 Gebara et al. Mar 2000 A
6047248 Georgiou et al. Apr 2000 A
6048746 Burr Apr 2000 A
6073244 Iwazaki Jun 2000 A
6078319 Bril et al. Jun 2000 A
6087892 Burr Jul 2000 A
6091283 Murgula et al. Jul 2000 A
6094367 Hsu et al. Jul 2000 A
6100751 De et al. Aug 2000 A
6112164 Hobson Aug 2000 A
6118306 Orton et al. Sep 2000 A
6119241 Michail et al. Sep 2000 A
6141762 Nicol et al. Oct 2000 A
6157092 Hofmann Dec 2000 A
6158012 Watts, Jr. Dec 2000 A
6163583 Lin et al. Dec 2000 A
6192479 Ko Feb 2001 B1
6202104 Ober Mar 2001 B1
6216234 Sager et al. Apr 2001 B1
6216235 Thomas et al. Apr 2001 B1
6218708 Burr Apr 2001 B1
6272642 Pole, II et al. Aug 2001 B2
6279048 Fadavi-Ardekani et al. Aug 2001 B1
6298448 Shaffer et al. Oct 2001 B1
6303444 Burr Oct 2001 B1
6304824 Bausch et al. Oct 2001 B1
6304979 Bacigalupo Oct 2001 B1
6311281 Pole, II et al. Oct 2001 B1
6311287 Dischler et al. Oct 2001 B1
6314522 Chu et al. Nov 2001 B1
6320453 Manning Nov 2001 B1
6345362 Bertin et al. Feb 2002 B1
6345363 Levy-Kendler Feb 2002 B1
6347379 Dai et al. Feb 2002 B1
6363490 Senyk Mar 2002 B1
6378081 Hammond Apr 2002 B1
6388432 Uchida May 2002 B2
6415388 Browning et al. Jul 2002 B1
6425086 Clark et al. Jul 2002 B1
6427211 Watts, Jr. Jul 2002 B2
6442746 James et al. Aug 2002 B1
6457135 Cooper Sep 2002 B1
6466058 Goldman Oct 2002 B1
6477654 Dean et al. Nov 2002 B1
6477657 Kurd et al. Nov 2002 B1
6484041 Aho et al. Nov 2002 B1
6487668 Thomas et al. Nov 2002 B2
6489224 Burr Dec 2002 B1
6510400 Moriyama Jan 2003 B1
6510525 Nookala et al. Jan 2003 B1
6513124 Furuichi et al. Jan 2003 B1
6519706 Ogoro Feb 2003 B1
6564329 Cheung et al. May 2003 B1
6574577 Stapleton et al. Jun 2003 B2
6574739 Kung et al. Jun 2003 B1
6618456 Lansdowne Sep 2003 B1
6647502 Ohmori Nov 2003 B1
6675360 Cantone et al. Jan 2004 B1
6731221 Dioshongh et al. May 2004 B1
6792379 Ando Sep 2004 B2
6847668 Kimura Jan 2005 B2
6906571 Nguyen Jun 2005 B1
6928559 Beard Aug 2005 B1
6971038 Santhanam et al. Nov 2005 B2
7100061 Halepete et al. Aug 2006 B2
7162003 Vergnes et al. Jan 2007 B2
7596708 Halepete et al. Sep 2009 B1
7714625 Chatterjee et al. May 2010 B2
20020026597 Dai et al. Feb 2002 A1
20020073348 Tani Jun 2002 A1
20020083356 Dai Jun 2002 A1
20020087219 Dai Jul 2002 A1
20020087896 Cline et al. Jul 2002 A1
20020116650 Halepete et al. Aug 2002 A1
20020138778 Cole et al. Sep 2002 A1
20020194509 Plante et al. Dec 2002 A1
20030036876 Fuller, III et al. Feb 2003 A1
20030065960 Rusu et al. Apr 2003 A1
20030074591 McClendon et al. Apr 2003 A1
20040025061 Lawrence Feb 2004 A1
20040073821 Naveh et al. Apr 2004 A1
20040103330 Bonnett May 2004 A1
Foreign Referenced Citations (23)
Number Date Country
0381021 Aug 1990 EP
0474963 Mar 1992 EP
0501655 Sep 1992 EP
0568237 Nov 1993 EP
0632360 Jan 1995 EP
0699992 Mar 1996 EP
0978781 Feb 2000 EP
63-180118 Jul 1988 JP
64-023317 Jan 1989 JP
64-59518 Mar 1989 JP
2083720 Mar 1990 JP
H2-83720 Mar 1990 JP
2105213 Apr 1990 JP
H2-105213 Apr 1990 JP
2183321 Jul 1990 JP
4139512 May 1992 JP
5224773 Sep 1993 JP
6102959 Apr 1994 JP
409185589 Jul 1997 JP
10-187300 Jul 1998 JP
9306545 Apr 1993 WO
9806022 Feb 1998 WO
0127728 Apr 2001 WO
Non-Patent Literature Citations (102)
Entry
Intel Corporation; “Intel 82801 Cam I/O Controller Hub (ICH3-M)” Datasheet; Jul. 2001.
“High Speed, Digitally Adjusted Step Down Controllers for Notebook CPUS”; Maxim Manual; pp. 11 & 21.
“Operation U (Refer to Functional Diagram)”; LTC 1736; Linear Technology Manual; p. 9.
Weiser et al.; “Scheduling for Reduced CPU Energy”; Xerox PARC; Palo Alto, CA; Appears in “Proceedings of the First Symposium on Operating Systems Design and Implementation” USENIX Association; Nov. 1994.
Govil; “Comparing Algorithms for Dynamic Speed-Setting of a Low-Power PCU”; International Computer Science Institute; Berkeley, CA; Apr. 1995.
Desai et al.; “Sizing of Clock Distribution Networks for High Performance CPU Chips”; Digital Equipment Corp., Hudson, MA; pp. 389-394 1996.
Andrew S. Tanenbaum, Structured Computer Organization, 1990, Prentice-Hall, Third edition, pp. 11-13.
Baker K. et al., “SHMOO Plotting: The Black Art of IC testing” IEEE Design & Test of Computer, IEEE vol. 14, No. 3, Jul. 1, 1997, pp. 90-97, XP000793305 ISSN: 070-7475 the whole document.
“Computer software”, Wikipedia, http://en.wikipedia.org/wiki/Software, retrieved on May 2, 2007.
“Decision Granting Inter Partes Reexamination”, United States Patent and Trademark Office, Jun. 26, 2007.
“Request for Inter Partes Reexamination Under 35 U.S.C. 311-318”, Haynes and Boone LLP. unknown date.
“Wafer Burn-In Isolation Circuit” IBM Technical Disclosure Bulletin, IBM Corp. New York, US, vol. 32, No. 6B, Nov. 1, 1989, pp. 442-443, XP00073858 ISSN: 0018-8689 the whole document.
Hong, I. et al.; Synthesis Techniques for Low-Power Hard Real-Time Systems on Variable Voltage Processors; Dec. 1998; Real-Time System Symposium Proceedings.
Hong, I. et al; Power Optimization of Variable Voltage Core-Based Systems; Jun. 1998; Design Automation Conference Proceedings.
Weiser; Some Computer Science Issues in Ubiquitous Computing; Jul. 1993; Communications of the ACM, vol. 36, pp. 75-84.
Burd, et al.; Processor Design for Portable Systems; 1996; Dept. of EECS, Univ. of Berkeley.
Chandrakasan, et al.; Low-Power CMOS Digital Design; Apr. 1992; IEEE Journal of Solid-State Circuits, vol. 27, No. 4.
Leibson; Xscale (Strongarm-2) Muscles in; Sep. 11, 2000; Microdesign Resources, Microprocessor Report.
Pollack; New Microarchitecture Challenges in the coming generations of CMOS process technologies; 32.sup.nd Annual International Symposium on Microsrchitecture, Nov. 16-18, 1999; Haifa, Israel (includes Abstract, Speaker's Biography, and Presentation).
Cao et al. “Transient Thermal Management in Electronic Packaging using Dynamic Control of Power Dissipation and Heat Transfer,” IEEE Elect. Components & Tech. Conference (1996), pp. 205-211.
G2 Computer Intelligence, “Bad Chips Cause Transmeta Recall (defective CPUs in Japanese notebook computers from NEC) (Product Information),” Client server News, (Dec. 14, 2000).
Krazit, Tom, “Transmeta Hype Suffers Hardware Reality,” PC World (Sep. 6, 2004).
Mainelli, Tom, “Where's Transmeta?, ” PCWorld.com (Oct 12, 2001).
Witheiler, Matthew, “Intel Centrino/Pentium-M Notebook Roundup: Dell, FIC and IBM Examined,” www.anandtech.com (Mar. 12, 2003).
Stratakos, “High-Efficiency Low-Voltage DC-DC Conversion for Portable Applications, ”Fall 1998, Univ. of Cal., Berkeley, Ph.D. Dissertaion.
Pering, “Dynamic Voltage Scaling and the Design of a Low-Power Microprocessor System,” Proceedings of the Power Driven Microarchitecture Workshop, in Conjunction with International Symposium on Computer Architecture, Jun. 1998.
Reply to Office Action in Inter partes Reexaination Filed on Aug. 27, 2007; Contol No. 95/000,243; for US Patent 7,100,061.
Comments by Third Party Requester Pursuant to 37 C.F.R. .sctn.1.947 Filed on Sep. 26, 2007; Control No. 95/000,243; for US Patent 7,100,061.
Trevor Pering, Tom Burd, and Robert Brodersen. Article entitled: “The Simulation and Evaluation of Dynamic Voltage Scaling Algorithms” University of Berkeley Electronics Research Laboratory, pp. 76-81. 1998.
Thomas D. Burd, Trevor Pering, Anthony Stratakos, and Robert W. Brodersen, “A Dynamic Voltage Scaled Microprocessor System” Berkeley Wireless Research Center, University of California, Berkeley. ISSCC 2000-Paper 17.4. 2000 IEEE. 22 Pages.
Decision Sua Sponte Vacating Inter Partes Reexamination Filing Date for U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date May 23, 2007.
Response to Decision Sua Sponte Vacating Inter Partes Reexamination Filing Date for U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date May 30, 2007.
Request for Inter Partes Reexamination Under 35 U.S.C. H311-318 for U.S. Patent No. 7,100,061, Mail Date May 30, 2007.
Response to Decision Sua Sponte Vacating Inter Partes Reexamination Filing Date for U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Jun. 13, 2007.
Request for Inter Partes Reexamination Under 35 U.S.C. .sctn..sctn.311-318 for U.S. Patent No. 7,100,061, Mail Date Jun. 13, 2007.
Reply to Office Action in Inter Partes Reexamination for U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Aug. 27, 2007.
Declaration of Marc W. Fleischmann (with Exhibits) in Inter Partes U.S. Appl. No. 95/000,243, for U.S. Patent No. 7,100,061, Signed Aug. 26, 2007 Mail Date Aug. 27, 2007.
Declaration of John O'Hara Horsley (with Exhibits) in Inter Partes U.S. Appl. No. 95/000,243, for U.S. Patent No. 7,100,061, Signed Aug. 27, 2007 Mail Date Aug. 27, 2007.
Decision Granting Petition Under 37 C.F.R. 1.183 for U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Mar. 19, 2008.
Action Closing Prosecution in Inter Partes U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Jun. 24, 2008.
Action Closing Prosecution in Inter Partes U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Jul. 3, 2008.
Reply to Action Closing Prosecution in Inter Partes U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Sep. 3, 2008.
Declaration of Marc W. Fleischmann (with Exhibits) in Inter Partes U.S. Appl. No. 95/000,243, for U.S. Patent No. 7,100,061, signed Sep. 3, 2008.
Petition Under 37 C.F.R. .sctn.1.183 to Waive Page Limit requirement for Response by the Patent Owner Under 37 C. F.R. .sctn.1.943(b) in Inter Partes U.S. Appl. No. 95/000,243, for U.S. Patent No. 7,100,061, Mail Date Sep. 3, 2008.
Petition Under 37 C.F.R. .sctn.1.181 to Withdraw Action Closing Prosecution in Inter Partes U.S. Appl. No. 95/000,243, for U.S. Patent No. 7,100,061, Mail Date Sep. 3, 2008.
Decision on Petition Filed Under 37 Cfr 1.181 to withdraw action closing prosecution in Inter Partes U.S. Appl. No. 95/000,243, for U.S. Patent No. 7,100,061, Mail Date Dec. 30, 2008.
Right of Appeal Notice (37 CFR 1.953) in Inter Panes U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Dated Dec. 31, 2008.
Complaint, “Xilinx, Inc. v. Invention Investment Fund I LP, Invention Investment Fund II LLC, Intellectual Ventures LLC, Intellectual Ventures Management LLC, Intellectual Ventures I LLC, and Intellectual Ventures II LLC,” United States District Court for the Northern District of California, Case No. CV11-0671, Feb. 14, 2011, pp. 1-37.
Inter Partes Reexamination Communication for U.S. Appl. No. 95/000,243 for U.S. Patent No. 7,100,061, Mail Date Jun. 26, 2007.
Notice of Allowance, Mailed Mar. 6, 2006; U.S. Appl. No. 09/484,516.
Notice of Allowance, Mailed Sep. 15, 2005; U.S. Appl. No. 09/484,516.
Final Office Action, Mailed Apr. 27, 2004; U.S. Appl. No. 09/484,516.
Non-Final Office Action, Mailed Sep. 9, 2003; U.S. Appl. No. 09/484,516.
Final Office Action, Mailed Apr. 4, 2003; U.S. Appl. No. 09/484,516.
Non-Final Office Action, Mailed Jul. 18, 2002; U.S. Appl. No. 09/484,516.
Final Office Action, Mailed Nov. 7, 2001; U.S. Appl. No. 09/484,516.
Non-Final Office Action, Mailed Apr. 3, 2001; U.S. Appl. No. 09/484,516.
Notice of Allowance, Mailed Apr. 22, 2009; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Dec. 2, 2008; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Jul. 9, 2008; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Apr. 18, 2008; U.S. Appl. No. 11/411,309.
Non-Final Office Action, Mailed Nov. 21, 2007; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Aug. 22, 2007; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Aug. 2, 2007; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Mar. 29, 2007; U.S. Appl. No. 11/411,309.
Notice of Allowance, Mailed Jan. 9, 2007; U.S. Appl. No. 11/411,309.
Non-Final Office Action, Mailed Sep. 15, 2006; U.S. Appl. No. 11/411,309.
Xilinx, inc., vs. Intellectual Ventures I LLC et al.; Cases Nos. 5:11-cv-00671-EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Nov. 13, 2012, “[Proposed] Stipulated Protective Order:” All Pages.
Xilinx, inc., vs. Intellectual Ventures I LLC et al.; Cases Nos. 5:11-cv-00671-EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Nov. 19, 2012; “Stipulated Protective Order;” All Pages.
Xilinx, inc., vs. Intellectual Ventures I LLC et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, Order Granting Application for Admission of Attorney Pro Hac Vice; Case Filed Nov. 28, 2012; All Pages.
Xilinx, Inc., vs. Invention Investment Fund I LP, et. al., Case Nos. 5:11-cv-00671 EFJ; 5:11-cv-04407 EJD; Order Denying Defendant's Motions to Stay; Case Filed Nov. 30, 2012; All Pages.
Notice of Electronic Filing; Remark-clerk mailed ECF registration Information handout along with copy of order #125 to Attorney David B. Cochran. (cv, Court Staff) (Filed on Dec. 18, 2012); All Pages.
Xilinx, Inc. vs. Detelle Relay KG, LLC, Roldan Block NY, LLC, Latrosse Technologies, Inc., TR Technologies Foundation LLC Taichi Holdings, LLC, Noregin Assets N,V., LLC, and Intellectual Venture Funding LLC; Case No. 5:11-cv-04407-EJD; “Plaintiff Xilinx, Inc.'s Opening Claim Construction Brief Regarding U.S. Patent Nos. 7,100,061; 5,524,251; 6,768,497; and 5,887,165;” Case Filed Dec. 21, 2012; All Pages.
Xilinx, Inc. vs. Detelle Relay KG, LLC, Roldan Block NY, LLC, Latrosse Technologies, Inc., TR Technologies Foundation LLC Taichi Holdings, LLC, Noregin Assets N,V., LLC, and Intellectual Venture Funding LLC; Case No. 5:11-cv-04407-EJD: “Declaration of Laurie M. Charrington in Support Ofplaintiff Xilinx, Inc.'s Opening Claim Construction Brief Regarding U.S. Patent Nos. 7,100,061; 5,524,251; 6,768,497;and 5,887,165;” Case Filed Dec. 21, 2012; All.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Defendants' Opening Claim Construction Brief;” Case Filed Dec. 24, 2012; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Declaration of Bradford J. Black in Support of Defendants' Opening Claim Construction Brief;” Case Filed Dec. 24, 2012; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Plaintiff's Notice of Motion and Motion for Partial Summary Judgment of Noninfringement;” Case Filed Jan. 8, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Joint Statement of Undisputed Facts Regarding Plaintiff's Motion for Partial Summary Judgment of Noninfringement;” Case Filed Jan. 8, 2013; All Pages.
[Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Proposed] Order Granting Plaintiff's Motion for Partial Summary Judgment of Noninfringement;” Case Filed Jan. 8, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671.And 5:11-cv-04407-EJD; “Stipulated Request and [Proposed] Order Regarding Case Schedule;” Case Filed Jan. 17, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671.And 5:11-cv-04407-EJD; “Joint Stipulation and [Proposed] Order to Withdraw Xilinx's Motion for Partial Summary Judgment of Noninfringement Without Prejudice;” Case Filed Jan. 22, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Plaintiff Xilinx, Inc.'s Responsive Claim Construction Brief Regarding U.S. Patent Nos. 6,747,350 and 6,252,527;” Case Filed Jan. 23, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Stipulated Request and [Proposed] Order Regarding Case Schedule;” Case Filed Jan. 23, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Declaration of Laurie M. Charrington in Support of Plaintiff Xilinx, Inc.'s Responsive Claim Construction Brief Regarding U.S. Patent Nos. 6,747,350 and 6,252,527;” Case Filed Jan. 23, 2013; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC and Intellectual Ventures II LLC; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; “Joint Stipulation and [Proposed] Order to Withdraw Xilinx's Motion for Partial Summary Judgment of Noninfringement Without Prejudice;” Case Filed Jan. 23, 2013; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of. California, San Jose Division, filed Feb. 6, 2013, “Joint Stipulation and [Proposed] Order to Re Leave for Defendants to File Amended Counterclaim for Infringement of the '165 Patent;” All Pages.
Xilinx, inc., vs. Intellectual Ventures I LLC et al. and Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; 5:11-cv-00671-EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 6, 2013; “Stipulated Request and [Proposed] Order Regarding Case Schedule”; All Pages.
Xilinx, Inc., vs. Intellectual Ventures I LLC et al.; Cases Nos. 5:11-cv-00671-EJD and 5:11-cv-04407-EJD, US District, EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 6, 2013; “Stipulated Request and [Proposed] Order Regarding Case Schedule”; All Pages.
Xilinx, inc., vs. Intellectual Ventures I LLC et al. and Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; 5:11-cv-00671- EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 6, 2013; “Stipulation and Order Dismissing Certain Claims and Parties”; All Pages.
Xilinx, inc., vs. Intellectual Ventures I LLC et al. and Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; 5:11-cv-00671- EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 6, 2013; “Stipulated Request and Order Regarding Case Schedule”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 6, 2013; “Jiont Stipulation and Order to Leave for Defendants to File Amended Counterclaim for Infringement of the '165 Patent”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 7, 2013, '“First Amended Answer and Counterclaim to Second Amended Complaint”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Feb. 25, 2013, “Plaintiff's Answer to Defendants Taichi Holdings, LLC'S and Latrosse Technologies, LLC's First Amended Counterclaims Pursuant to Federal Rule of Civil Procedure 7(A)(3) and Plantiff's Counterclaims. Demand for Jury Trial”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed Mar. 19, 2013, “Defendants' Answer to Plaintiff's Counterclaims”; All Pages.
Xilinx, Inc. vs Intellectual Ventures I LLC et al.; Case Nos. 5:11-cv-00671 and 5:11-cv-04407-EJD; Parties' Amended Joint Claim Construction and Prehearing Statement Under Patent L.R. 4-3 Case Filed Apr. 19, 2013; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 3, 2013, “Defendants' Opening Claim Construction Brief Regarding US Patent No. 5,887,165.”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 13, 2013, “Declaration of Bradford J. Black in Support of Defendants' Opening Claim Construction Brief Regarding US Patent No. 5,887,165.”; All Pages.
Xilinx, Inc., vs. Latrosse Technologies, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 6, 2013, “Joint Motion for Leave to Amend Infringement Contentions”; All Pages.
Xilinx, Inc., vs. Latrosse Technologies, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 7, 2013, “Joint Motion for Leave to Amend Infringement Contentions”; All Pages.
Xilinx, inc., vs. Intellectual Ventures I LLC et al. and Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; 5:11-cv-00671-EJD and 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 22, 2013; “Notice of Appearance of Edison T. Lin As Cousel for Plantiff Xilinx, Inc.”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 28, 2013, “Plantiff Xilinx, Inc.'s Responsive Claim Construction Brief Regarding US Patent No. 5,887,165”; All Pages.
Xilinx, Inc., vs. Detelle Relay KG, LLC. et al.; Cases No. 5:11-cv-04407-EJD, US District Court, Northern District of California, San Jose Division, filed May 13, 2013, Declaration of Edison T. Lin in Support of Plaintiff Xilinx, Inc.'s Responsive Claim Construction Brief Regarding US Patent No. 5,887,165.; All Pages.
Related Publications (1)
Number Date Country
20100011233 A1 Jan 2010 US
Continuations (2)
Number Date Country
Parent 11411309 Apr 2006 US
Child 12502685 US
Parent 09484516 Jan 2000 US
Child 11411309 US