1. Technical Field
The present disclosure relates to a low-dropout (LDO) regulator, and more specifically relates to LDO regulator output switching.
2. Description of the Related Arts
Fueled by the growth of feature-rich portable electronic devices, demand for more efficient low-voltage regulator devices continues to grow. To help regulate voltages within portable electronic devices, designers often use LDO regulators. LDO regulators generally operate at a lower minimum operating voltage and low quiescent current compared to other types of voltage regulators. But as the load demands of portable electronic devices increase, LDO regulators strain to adequately regulate low voltage output during conditions of high frequency, heavy load switching.
Embodiments include an LDO regulator having a switch configured to generate an output current, and a first sensing module that is configured to increase the speed at which the switch is turned off and the output current is decreased in response to detecting a decreasing load current. In other embodiments, the LDO regulator further includes a second sensing module that is configured to increase the speed at which the switch is turned on and the output current is increased in response to detecting an increasing load current.
The features and advantages described in the specification are not all inclusive and, in particular, many additional features and advantages will be apparent to one of ordinary skill in the art in view of the drawings and specification. Moreover, it should be noted that the language used in the specification has been principally selected for readability and instructional purposes, and may not have been selected to delineate or circumscribe the inventive subject matter.
The teachings of the embodiments of the present disclosure can be readily understood by considering the following detailed description in conjunction with the accompanying drawings.
The Figures (FIGS.) and the following description relate to preferred embodiments of the present disclosure by way of illustration only. It should be noted that from the following discussion, alternative embodiments of the structures and methods disclosed herein will be readily recognized as viable alternatives that may be employed without departing from the principles of the present disclosure.
Reference will now be made in detail to several embodiments of the present disclosure, examples of which are illustrated in the accompanying figures. It is noted that wherever practicable similar or like reference numbers may be used in the figures and may indicate similar or like functionality. The figures depict embodiments of the present disclosure for purposes of illustration only. One skilled in the art will readily recognize from the following description that alternative embodiments of the structures and methods illustrated herein may be employed without departing from the principles of the embodiments described herein.
An LDO regulator operates as a voltage regulator that produces a regulated output voltage even when the unregulated input voltage from a power source drops to a level very near the regulated output voltage. The difference between the input voltage and the output voltage of the regulator is called the “dropout voltage.” Accordingly, when the output voltage of a power supply drops below the regulated output voltage plus the dropout voltage, the voltage regulator fails to produce a regulated output. In other words, the power supply falls out of regulation. For low voltage applications, an LDO regulator provides the advantage of a low-dropout voltage (e.g., 10 mV-500 mV), compared to other types of voltage regulators that have dropout voltages that often exceed 2 V.
The LDO regulator operates to maintain an output voltage within a specified range, in response to varying current demands of the load(s) coupled to the output of the LDO regulator. To serve increased current demands, some LDO regulators use larger pass elements (i.e., metal-oxide field-effect transistor (MOSFET)) to increase the LDO regulator output current, and thus maintain the LDO regulator output voltage within the specified range under maximum load conditions. But as the MOSFET size increases, so does the MOSFET parasitic capacitance, which includes the MOSFET gate capacitance and the Miller capacitance. The increased MOSFET parasitic capacitance, in turn, reduces the response time by which the LDO regulator adapts to the changing load conditions.
LDO regulator 100 addresses the response time deficiencies found in other LDO regulators by increasing the speed at which the MOSFET (M1) parasitic capacitance is charged and discharged. Specifically, LDO regulator 100 creates a charge path to increase the speed at which the voltage across the MOSFET parasitic capacitance is increased in response to sensing a high-to-low transition of the load current. On the other hand, upon sensing a low-to-high transition of the load current, LDO regulator 100 creates a discharge path to increase the speed at which the voltage of the MOSFET parasitic capacitance is decreased.
Error amplifier 102 provides an output voltage that represents a difference between the voltages received at its inputs. Error amplifier 102 has a first, positive input coupled to receive a reference voltage VREF, a second, negative input coupled to receive the feedback voltage VFB (through feedback path 108) at the node between resistors R1 and R2, and an output coupled to the gate of MOSFET M1. Reference voltage VREF may be any voltage reference suitable to provide a stable input voltage to error amplifier 102, such as bandgap voltage reference. The feedback voltage VFB is a scaled version of the LDO regulator 100 output voltage VDD obtained from the voltage divider formed by resistors R1 and R2.
MOSFET M1 operates as a common drain amplifier, configured to amplify the output voltage received from error amplifier 102 to generate LDO regulator 100 output voltage VDD across load resistor RL, which tracks the reference voltage VREF. The gate of MOSFET M1 is coupled to receive the output of error amplifier 102. MOSFET M1 has a parasitic capacitor CG coupled between the input of MOSFET M1 and ground. MOSFET parasitic capacitor CG represents the sum of the gate capacitance and Miller capacitance of MOSFET M1. The gate of MOSFET M1 is further coupled to the input 114 of L/H load current sensing module 106. The source of MOSFET M1 is coupled to unregulated power supply VCC, and the drain of MOSFET M1 is coupled to the resistor R1 of the voltage divider formed by R1 and R2. The drain of MOSFET M1 is further coupled to the input 110 of H/L load current sensing module 104 and load 120 through output path 118. It is to be noted that the P-channel MOSFET M1 can be substituted with an N-channel MOSFET with proper adjustments to other parts of the circuit. In other embodiments, the P-Channel MOSFET M1 can be substituted with a bipolar junction transistor (BJT) with proper adjustments to other parts of the circuit.
Load 120 may be modeled as a resistive-capacitive (RC) load that includes a resistive element resistor RL and a capacitive element CL. It is to be noted that load 120 may include other passive or active circuit components not shown in
Varying current demands of load 120 generate fluctuations in LDO regulator 100 output voltage VDD. And in cases where the load current quickly transitions from a low-to-high or from high-to-low, LDO regulator 100 senses the variations in the load current and adaptively increases the response time of LDO regulator 100 to meet these changing load current conditions.
In the first case, the load current through RL, transitions from a high current state to a low current state. This condition may occur, for example, when a portable electronic device load is put into a low-power mode by turning off the display and reducing system clock speed. In response to the reduced load current, LDO regulator 100 output voltage VDD decreases, causing feedback voltage VFB to track the decreased output voltage. Error amplifier 102 then outputs an error voltage signal to increase the gate voltage VG to turn off MOSFET M1 to reduce the current output from LDO regulator 100 to accommodate the decrease in load current. To increase the speed by which MOSFET M1 turns off, H/L load current sensing module 104 detects the high-to-low transition of the load current in the output path 118, and increases the current applied to MOSFET M1 parasitic capacitor CG, causing the gate voltage VG to become more positive at a greater speed than it would without the H/L current sensing module 104. As the gate voltage VG becomes more positive more rapidly, the rate at which MOSFET M1 turns off increases, causing a corresponding increase in the rate by which LDO regulator 100 reduces the load current supplied to load 120 through output path 118, thereby making the high-to-low transition of the load current smoother.
In the second case, the load current through RL, transitions from a low current state to a high current state. This condition may occur, for example, when a portable electronic device load wakes up from a low-power mode to a normal operation mode, or when the device turns on a radio for wireless communications. In response to the increased load current, LDO regulator 100 output voltage VDD increases, causing feedback voltage VFB to track the increased output voltage. Error amplifier 102 then outputs an error voltage signal to decrease the gate voltage VG to turn on MOSFET M1 to increase the current output from LDO regulator 100 to accommodate the increased load current. To increase the speed by which MOSFET M1 turns on, L/H load current sensing module 106 detects the low-to-high transition of the load current in the output path 118 by sensing the corresponding change in the output current of error amplifier 102 at MOSFET parasitic capacitor CG. L/H load current sensing module 106 then creates a discharge path from the gate node of MOSFET M1 to input 114 of L/H load current sensing module 106, causing the gate voltage VG to become more negative at a greater speed. As the gate voltage VG becomes more negative, the rate at which MOSFET M1 turns on increases, causing a corresponding increase in the rate by which LDO regulator 100 increases the load current supplied to load 120 through output path 118, thereby making the low-to-high transition of the load current smoother.
Current source 200 is coupled to supply voltage VCC and the drain of MOSFET MH4. The drain of MOSFET MH4 is further coupled to the gate of MOSFET MH4, capacitor CS, and the gate of MOSFET MH3. The source of MOSFET MH4 is coupled to ground. The source of MOSFET MH3 is also coupled to ground, and its drain is coupled to the drain and gate of MOSFET MH2. The source of MOSFET MH2 is coupled to supply voltage VCC, and the gate of MOSFET MH2 is coupled to the gate of MOSFET MH1. The source of MOSFET Min is coupled to supply voltage VCC, and the drain of MOSFET MH1 is coupled to MOSFET M1 parasitic capacitor CG.
The load current output path 118 in
Upon reading this disclosure, those of ordinary skill in the art will appreciate still additional alternative structural and functional designs for LDOs that can adapt to rapid changes in the load current through the disclosed principles of the present invention. Thus, while particular embodiments and applications of the present invention have been illustrated and described, it is to be understood that the invention is not limited to the precise construction and components disclosed herein. Various modifications, changes and variations which will be apparent to those skilled in the art may be made in the arrangement, operation and details of the method and apparatus of the present invention disclosed herein without departing from the spirit and scope of the invention as defined in the appended claims.
This application claims priority under 35 U.S.C. §119(e) from co-pending U.S. Provisional Patent Application No. 61/560,769, filed on Nov. 16, 2011, which is incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
61560769 | Nov 2011 | US |