Number | Date | Country | Kind |
---|---|---|---|
10-166891 | Jun 1998 | JP |
Number | Name | Date | Kind |
---|---|---|---|
5504741 | Yamanaka et al. | Apr 1996 | A |
5572522 | Calamvokis et al. | Nov 1996 | A |
5710770 | Kozaki et al. | Jan 1998 | A |
5745489 | Diaz et al. | Apr 1998 | A |
5898687 | Harriman et al. | Apr 1999 | A |
5903544 | Sakamoto et al. | May 1999 | A |
5963552 | Joo et al. | Oct 1999 | A |
6011793 | Smith | Jan 2000 | A |
6016317 | Sakurai et al. | Jan 2000 | A |
6101187 | Cukier et al. | Aug 2000 | A |
6339596 | Kozaki et al. | Jan 2002 | B1 |
6385198 | Ofek et al. | May 2002 | B1 |
20020099900 | Kawarai et al. | Jul 2002 | A1 |
Number | Date | Country |
---|---|---|
0966174 | Dec 1999 | EP |
0 966 174 | Dec 1999 | EP |
4-175034 | Jun 1992 | JP |
9-91172 | Apr 1997 | JP |
20000004233 | Jan 2000 | JP |
Entry |
---|
“Multicast/Broadcast Mechanism for a Shared Buffer Packet Switch”, IBM Technical Disclosure Bulletin, vol. 34, No. 10A, pp. 464-465, Mar. 1992.* |
Mizukoshi et al., “A Single-Chip Controller for 1.2 Gbps Shared Buffer ATM Switches”, IEEE 1997 Custom Integrated Circuits Conference, pp. 22.2.1-22.2.4, 1997.* |
Schultz et al., “Physical Performance Limits for Shared Buffer ATM Switches”, ACM Transactions on Communications, vol. 45, pp. 997-1007, Aug. 1997.* |
Chiueh et al., “Design and Evaluation of A DRAM-based Shared Memory ATM Swittch” ACM Transactions on Computer Systems, pp. 248-259, 1997. |