Claims
- 1. A method of addressing a bistable nematic device formed by two cell walls enclosing a layer of nematic or long pitch cholesteric liquid crystal material with electrode structures carried by the walls to form a series of row electrodes on one wall and a series of column electrodes on the other wall to form a matrix of intersecting regions or pixels with a wall surface treatment on at least one wall providing a molecular alignment permitting the molecules at or adjacent the wall to align into two different stable states upon application of appropriate unipolar voltage pulses, the method comprising the steps of:applying a row waveform to each row in a sequence whilst simultaneously applying one of two data waveforms to each column electrode whereby each pixel can be independently switched between two bistable states; the row waveform having a period of at least two time slots and at least two unipolar pulses for switching the device to a first state, at least two unipolar pulses for switching the device to a second state; both data waveforms having a period of at least two time slots with a unipolar pulse in each time slot, with at least one data waveform shaped to combine with the row waveform to cause a switching to one latched state; whereby each pixel can be addressed to latch into one of said two stable states to collectively provide a desired display, with a substantially net zero dc voltage applied to the device.
- 2. The method of claim 1 wherein the addressing of the device is in two field times, one for switching to one stable state, and the other for switching into the second stable state.
- 3. The method of claim 2 wherein the field times are of the same length.
- 4. The method of claim 2 wherein the field times arc different in length.
- 5. The method of claim 1 wherein the device is addressed by selectively switching pixels to one state in one field time and selectively switching pixels to the other state in the second field time.
- 6. The method of claim 1 wherein the two unipolar, pulses switching the device to a first state are blanking pulses and the unipolar pulses for switching the device to a second state are switching pulses, and wherein some or all of the pixels are blanked into one state, then selectively switched to the other state.
- 7. The method of claim 6 wherein the blanking pulses are of equal and opposite amplitude and the switching pulses are of equal and opposite amplitude.
- 8. The method of claim 6 wherein the blanking pulses are of unequal, including one zero amplitude value, but opposite amplitude and the switching pulses are of unequal, including one zero amplitude value, and opposite amplitude arrange so that overall the device receives substantially net zero dc voltage when addressed.
- 9. The method of claim 6 wherein the blanking pulses are of the same or different amplitude to those of the switching pulses.
- 10. The method of claim 6 wherein the blanking and the switching pulses are equally or unequally spaced apart in time.
- 11. The method of claim 1 wherein the row waveform has at least one unipolar pulse of an amplitude capable of blanking pixels, and at least one unipolar addressing pulse of an amplitude capable of combining with data waveforms to selectively switch pixels.
- 12. The method of claim 1 wherein the row waveform has at least two unipolar blanking pulses for blanking pixels to one state and at least two unipolar switching pulses for selectively switching pixels to a second state, and each row is addressed in a sequence by the blanking pulses then by the switching pulses in combination with one of the two data waveforms.
- 13. The method of claim 12 wherein the blanking pulses and the switching pulses are separated by a period of at least one line address time.
- 14. The method of claim 12 wherein during the application of blanking pulses to one row, the columns receive no voltage pulses, the non addressed rows receive no voltage pulses, and pixels not being blanked receive zero voltage.
- 15. The method of claim 12 wherein the blanking pulses and the switching pulses are separated by a period of at least one line address time during which time the row waveform is of zero amplitude.
- 16. The method of claim 1 wherein the row and data waveforms have the same periods of two, three, four, or more time slots ts.
- 17. The method of claim 1 wherein both the row waveform and the data waveforms are formed of three or more time periods and at least one time slot in the row waveforms and/or the data waveforms are of zero voltage amplitude.
- 18. The method of claim 1 wherein the addressing is by application of the row waveform to each row in turn.
- 19. The method of claim 1 wherein the addressing is by application of the row waveform to each row in an interleaved manner.
- 20. The method of claim 1 wherein additional voltage reduction waveforms are applied to either or both the row waveform and the two data waveforms.
- 21. The method of claim 1 and comprising the further step of arranging the surface treatment so that switching to one of the bistable states occurs at a lower voltage than switching to the other bistable state.
- 22. The method of claim 1 further including the steps of measuring the temperature of the liquid crystal material and adjusting the voltage pulses to compensate for changes in switching characteristics with temperature.
- 23. The method of claim 1 wherein additional waveforms are applied to at least one of the row and column electrodes to reduce rms voltage levels at the pixels and improve display contrast.
- 24. A bistable nematic device comprising;two cell walls spaced apart and enclosing a layer of nematic or long pitch cholesteric liquid crystal material; a first series of electrodes on one wall and a second series of electrodes on the other wall collectively forming a matrix of intersecting regions or pixels; surface treatments on at least one wall to provide a molecular alignment permitting the molecules at or adjacent the wall to align into two different stable states upon application of appropriate unipolar voltage pulses; means for distinguishing between the switched states of the liquid crystal material; means for generating and applying a row waveform to each electrode in the first series of electrodes in a sequence; means for generating and applying one of two data waveforms to each electrode in the second series of electrodes; the row waveform having a period of at least two time slots and at least two unipolar pulses for switching the device to a first state, at least two unipolar pulses for switching the device to a second state; both data waveforms having a period of at least two time slots with a unipolar pulse in each time slot, with at least one data waveform shaped to combine with the row waveform to cause a switching to the first state and the other data waveform shaped to combine with the row waveform to cause a switching to the second state; whereby each pixel can be independently switched into either stable state to collectively provide a desired display, with a substantially net zero dc voltage applied to the device.
- 25. The device of claim 24 wherein the energy levels of liquid crystal molecules at the wall surface alignment treatment in the two stable states are adjusted to be similar so that switching characteristics are the same when switching between the two states.
- 26. The device of claim 24 wherein the energy levels of liquid crystal molecules at the wall surface alignment treatment in the two stable states are adjusted to be different so that switching characteristics are different when switching between the two states.
- 27. The device of claim 24 wherein the height to width ratio of a grating wall surface treatment is arranged to give different switching characteristics when the device is switched into the two bistable states.
- 28. The device of claim 24 and further including means for generating and applying to each electrode in either or both the first and second series of electrodes a voltage reduction waveform.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9904704 |
Mar 1999 |
GB |
|
Parent Case Info
This application is the US national phase of international application PCT/GB00/00723, filed in English on 2 Mar. 2000, which designated the US. PCT/GB00/00723 claims priority to GB Application No. 9904704.5 filed 3 Mar. 1999. The entire contents of these applications are incorporated herein by reference.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/GB00/00723 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO00/52671 |
9/8/2000 |
WO |
A |
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 569 029 |
Nov 1993 |
EP |
WO 9418665 |
Aug 1994 |
WO |
WO 9714990 |
Apr 1997 |
WO |