Claims
- 1. A semiconductor device comprising a stratum formed of a plurality of discrete particles, said particles having cores formed of one of metal and semiconductor material and including a substantially continuous dielectric coating thereover, the majority of said cores of said particles formed of a single crystalline material and including a density substantially as great as the bulk density of the material of which said cores are formed.
- 2. The semiconductor device as in claim 1, in which said particles of said stratum are arranged substantially in a monolayer.
- 3. The semiconductor device as in claim 1, in which said particles are substantially the same size.
- 4. The semiconductor device as in claim 1, in which said stratum includes a density of said particles within the range of about 1012-1013 particles/cm2.
- 5. The semiconductor device as in claim 1, in which a plurality of adjacent particles contact each other.
- 6. The semiconductor device as in claim 1, in which said cores are substantially spherical.
- 7. The semiconductor device as in claim 1, in which said particles include silicon cores.
- 8. The semiconductor device as in claim 7, in which said silicon cores have an average diameter within a range of 3-7 nanometers.
- 9. The semiconductor device as in claim 7, in which said silicon cores are single crystalline silicon.
- 10. The semiconductor device as in claim 1, in which at least 90 percent of said cores have a diameter within the range of 2-10 nanometers.
- 11. The semiconductor device as in claim 1, in which said cores occupy approximately 30-75 percent of the volume of said discrete particles.
- 12. The semiconductor device as in claim 1, in which said particles include a distribution of particle diameters that is approximately log-normal, and said distribution includes a geometric standard deviation of less than 1.5.
- 13. The semiconductor device as in claim 1, wherein said dielectric coating comprises an oxide coating.
- 14. The semiconductor device as in claim 1, in which each of said cores is crystalline.
- 15. The semiconductor device as in claim 1, characterized by said stratum including a foreign particle contamination level being less than 1011 atoms/cm2.
- 16. The semiconductor device as in claim 1, in which said dielectric coating includes a thickness ranging from 1.5-2.0 nanometers.
- 17. A semiconductor device comprising a floating gate transistor including a tunnel oxide, a stratum of discrete silicon nanoparticles formed over said tunnel oxide, and an upper gate oxide formed over said stratum, said stratum comprising a plurality of discrete silicon nanoparticles arranged essentially in a monolayer, electrically insulated from one another, and at least 90% of said silicon nanoparticles including a diameter of less than 10 nanometers.
- 18. A semiconductor device comprising a floating gate transistor including a tunnel oxide, a stratum of discrete nanoparticles formed over said tunnel oxide, and an upper gate oxide formed over said stratum, said stratum comprising a plurality of electrically isolated discrete crystallized nanoparticles, a majority of said nanoparticles being single crystalline, and said nanoparticles having a density substantially as great as the bulk density of the material of which said nanoparticles are formed.
- 19. The semiconductor device as in claim 18, wherein said nanoparticles comprise silicon nanoparticles.
- 20. The semiconductor device as in claim 18, in which each nanoparticle includes an oxide shell and in which a plurality of adjacent nanoparticles contact each other.
- 21. The semiconductor device as in claim 18, in which said nanoparticles have an average diameter within the range of 2-6 nanometers.
- 22. The semiconductor device as in claim 18, in which at least 90 percent of said nanoparticles include a diameter within the range of 2 to 6 nanometers.
- 23. The semiconductor device as in claim 18, in which said tunnel oxide includes a thickness within the range of 3-6 nanometers.
- 24. The semiconductor device as in claim 18, in which said floating gate transistor includes a gate width within the range of 0.18 microns to 1.2 microns.
- 25. The semiconductor device as in claim 18, in which said upper gate oxide includes a thickness within a range of 6-15 nanometers.
- 26. The semiconductor device as in claim 19, in which said stratum includes said discrete silicon nanoparticles having a density within a range of 1012 to 1013 nanoparticles/cm2.
- 27. The semiconductor device as in claim 19, in which said floating gate transistor includes a gate width and said discrete silicon nanoparticles include an average diameter being no greater than 0.1 of said gate width.
- 28. The semiconductor device as in claim 18, in which said gate width is less than or equal to 0.2 microns.
- 29. The semiconductor device as in claim 18, in which said floating gate transistor has a threshold voltage window of at least 2 volts.
- 30. The semiconductor device as in claim 18, in which said floating gate transistor includes a threshold voltage of about 3.3 volts when programmed and a threshold voltage of about 1 volt when erased.
- 31. The semiconductor device as in claim 18, in which said floating gate transistor is characterized by less than a 15% Vt window closure after 5×105 program/erase cycles.
- 32. The semiconductor device as in claim 18, in which particle sizes of said plurality of discrete oxidized semiconductor nanoparticles are characterized as having a distribution of particle sizes that is approximately log-normal, and said distribution includes a geometric standard deviation of less than 1.5.
RELATED APPLICATIONS
[0001] This application claims priority of U.S. provisional application serial No. 60/215,390, entitled AEROSOL PROCESS FOR FABRICATING DISCONTINUOUS FLOATING GATE MICROELECTRONIC DEVICES, filed on Jun. 29, 2000, and U.S. provisional application serial No. 60/215,400, entitled DISCONTINUOUS FLOATING GATE INCORPORATING AEROSOL NANOPARTICLES, filed on Jun. 29, 2000.
[0002] This application is related to U.S. application ______, entitled AEROSOL PROCESS FOR FABRICATING DISCONTINUOUS FLOATING GATE MICROELECTRONIC DEVICES, filed on Jun. 29, 2001.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
[0003] The U.S. Government has certain rights in this invention pursuant to grant DMR-9871850 awarded by the National Science Foundation.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60215390 |
Jun 2000 |
US |
|
60215400 |
Jun 2000 |
US |