Claims
- 1. An apparatus for recovering a symbol clock associated with a symbol stream in a communication receiver, comprising:
a digital delay line having an input for receiving a symbol clock signal, said digital delay line having an output for providing the symbol clock; and a digital control circuit coupled to said digital delay line for providing thereto a digital control signal, said digital delay line for phase-adjusting said symbol clock signal based on said digital control signal to produce said symbol clock, said digital control signal indicative of a timing relationship between said symbol clock and symbol transitions in said symbol stream.
- 2. The apparatus of claim 1, wherein said digital control circuit includes a digital transition detection circuit having an input for receiving said symbol stream, said digital transition detection circuit responsive to said symbol stream for outputting a transition detection signal indicative of symbol transitions in said symbol stream.
- 3. The apparatus of claim 2, wherein said digital control circuit includes a digital phase detection circuit coupled to said digital transition detection circuit for receiving said transition detection signal, said digital phase detection circuit having an input for receiving said symbol clock, said digital phase detection circuit operable for determining a phase difference between said symbol clock and said transition detection signal, said digital phase detection circuit having an output coupled to said digital delay line input for providing said control signal to said digital delay line, said control signal indicative of said phase difference between said symbol clock and said transition detection signal.
- 4. The apparatus of claim 3, wherein said digital phase detection circuit includes a transition timer coupled to said transition detector and responsive to said transition detection signal for producing a compare signal, said compare signal active for a predetermined period of time after each symbol transition indication of said transition detection signal.
- 5. The apparatus of claim 4, wherein said digital phase detection circuit includes an Alexander phase detector coupled to said transition timer for receiving said compare signal, said Alexander phase detector coupled to said phase detection circuit input for receiving said symbol clock, said Alexander phase detector operable for comparing said symbol clock to said compare signal and producing a phase difference signal indicative of a phase difference between said compare signal and said symbol clock.
- 6. The apparatus of claim 5, wherein said digital phase detection circuit includes a digital loop filter apparatus coupled to said output of said digital phase detection circuit and also coupled to said Alexander phase detector for receiving and filtering said phase difference signal thereby to produce said control signal at said output of said digital phase detection circuit.
- 7. The apparatus of claim 6, wherein said digital loop filter apparatus includes a counter circuit having an input for receiving said phase difference signal, and having an output for providing count information in response to said phase difference signal, said digital loop filter apparatus further including an arithmetic circuit coupled to said counter output for performing an arithmetic operation on said count information to produce arithmetic information, said digital loop filter apparatus including a digital filter coupled to said arithmetic circuit for receiving and filtering said arithmetic information.
- 8. The apparatus of claim 7, wherein said phase difference signal includes first and second constituent signals, said counter circuit including first and second counters for respectively receiving said first and second signals, said counter information including first and second count values respectively produced by said first and second counters, said arithmetic circuit including an adder for adding said first and second count values, and said digital filter including a digital FIR filter.
- 9. The apparatus of claim 4, wherein said predetermined time is a length of a duty cycle of said symbol clock signal.
- 10. The apparatus of claim 1, wherein said digital control circuit includes an Alexander phase detector.
- 11. The apparatus of claim 1, wherein said digital control circuit includes a digital loop filter.
- 12. A method of recovering a symbol clock associated with a symbol stream in a communication receiver, comprising:
receiving a symbol clock signal; and applying a digitally controlled phase adjustment to said symbol clock signal to produce the symbol clock, including applying the digitally controlled phase adjustment to said symbol clock signal based on a timing relationship between said symbol clock and symbol transitions in said symbol stream.
- 13. The method of claim 12, including receiving said symbol stream and producing in response to said symbol stream a transition detection signal indicative of symbol transitions in said symbol stream.
- 14. The method of claim 13, including determining a phase difference between said symbol clock and said transition detection signal, said last-mentioned applying step including producing a control signal indicative of said phase difference between said symbol clock and said transition detection signal.
- 15. The method of claim 14, wherein said step of producing said control signal includes producing in response to said transition detection signal a compare signal which is active for a predetermined period of time after each symbol transition indication of said transition detection signal.
- 16. The method of claim 15, wherein said step of producing said control signal includes comparing said symbol clock to said compare signal and producing a phase difference signal indicative of a phase difference between said compare signal and said symbol clock.
- 17. The method of claim 16, wherein said step of producing said control signal includes filtering said phase difference signal to produce said control signal.
- 18. A communication receiving apparatus, comprising:
an input for receiving a symbol stream; a demodulator coupled to said input for demodulating said symbol stream to extract communication data therefrom, said demodulator having an input for receiving a symbol clock, said demodulator operable for extracting said communication data from said symbol stream based on said symbol clock; and a symbol clock recovery apparatus coupled to said demodulator input for providing thereto said symbol clock, said symbol clock recovery apparatus including a digital delay line having an input for receiving a symbol clock signal and having an output coupled to said demodulator input for providing said symbol clock, said symbol clock recovery apparatus including a digital control circuit coupled to said digital delay line for providing thereto a digital control signal, said digital delay line for phase-adjusting said symbol clock signal based on said digital control signal to produce said symbol clock, said digital control signal indicative of a timing relationship between said symbol clock and symbol transitions in said symbol stream.
- 19. The apparatus of claim 18, provided as an RF communication receiver.
- 20. The apparatus of claim 18, wherein said digital control circuit includes an Alexander phase detector.
- 21. The apparatus of claim 18, wherein said digital control circuit includes a digital loop filter.
Parent Case Info
[0001] This application claims the priority under 35 USC 119(e)(1) of copending U.S. provisional application No. 60/343,967 filed on Dec. 28, 2001 and incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60343967 |
Dec 2001 |
US |