1. Technical Field of the Invention
This invention relates generally to controlling operating conditions such as clock frequency and supply voltage set point of a circuit, and more specifically to doing so as a function of the operating temperature and instantaneous voltage of the circuit.
2. Background Art
At any temperature below Ttest, the chip will be operated at Flimit. If the temperature manages to climb above Ttest, the thermal throttling mechanism will cut the frequency to reduce the power consumption of the chip, and thereby reduce the temperature of the chip. The thermal throttling mechanism drives the frequency to zero before Tjmax is reached, to prevent catastrophic failure of the chip. In the more recent technologies, the thermal throttling mechanism may also be reducing the voltage in order to reduce power consumption, and may ultimately take the voltage to zero as the temperature approaches Tjmax.
It can be seen that the prior art operates the chip in what may be termed an “actual operating range” (AOR) which is the area under the heavy frequency line, and that the prior art does not take advantage of the additional “valid operating range” (VOR) which lies above that line and below a respective supply voltage line V1-V4. Typically, the part will be operated on the heavy frequency line. Thus, because the prior art has limited the operating frequency based upon a worst corner case assumption about voltage and temperature, and because these conditions will not typically be present (individually, much less in combination), the prior art leaves a great deal of available performance on the table.
What is needed, then, is an improvement in the art which allows the chip to operate in this valid operating range when operating conditions permit.
The invention will be understood more fully from the detailed description given below and from the accompanying drawings of embodiments of the invention which, however, should not be taken to limit the invention to the specific embodiments described, but are for explanation and understanding only.
The actual operating range (AOR) is extended to include the area above the Flimit frequency at which the prior art is limited. Under some circumstances, the system may elect to raise the operating voltage, such as from V1 to V2. This, in turn, will generally permit the frequency to be raised even further, as illustrated. At temperatures approaching Tjmax, the frequency and optionally also the voltage may be stepped downward to reduce power consumption, lower the temperature, and prevent data corruption or catastrophic failure.
The skilled reader will readily appreciate that the heavy frequency line shown is but one of countless possibilities. For example, it is not necessarily the case that as the temperature approaches Ttest, the voltage will be V1 nor even necessarily one of the lower voltages. The decisions about when and how much to alter the frequency and/or the voltage may be made in response to a wide variety of application demands, design constraints, and so forth.
A temperature sensor 62 measures the operating temperature of the load circuit and provides a signal T indicating the present temperature. A voltage sensor 64 is coupled to measure the Vcc voltage provided to the load circuit, and to provide a present voltage signal Vnow indicating the instantaneous present voltage. In some embodiments, the temperature sensor and the voltage sensor may be constructed as one unified module performing both functions.
A frequency responder 66 is coupled to receive the outputs Vnow and T of the voltage sensor and the temperature sensor, respectively, and, in response to them, provides a frequency control signal F to the clock generator to control the frequency of the clock signal CLK. As long as the load circuit is cool enough (e.g. below Ttest), the clock frequency can be raised above Flimit. The cooler the circuit is, the faster it can be clocked. At some point, the increased frequency will raise the temperature enough that the frequency must be lowered.
The system also includes a voltage responder 68 which provides a voltage identification signal VID to tell the voltage regulator what Vcc voltage it should provide to the load circuit. The voltage responder does this as a function of the temperature signal T from the temperature sensor, and as a function of the instantaneous voltage Vnow. In some embodiments, it may be found desirable to operate the voltage responder according to a voltage identification Vtime which has been smoothed over time, rather than according to the instantaneous voltage Vnow itself; in such cases, a voltage integrator 70 may be included to provide this smoothing function. The smoothing allows the voltage responder to make VID changes that make better sense in the long term, rather than simply responding to a possibly wildly swinging Vnow value.
An optional mode switch 72 provides a mode signal M to control the voltage responder, such that the system operates in either a high-performance mode or a low-power mode. If the mode switch has selected high-performance mode, the voltage responder will cause the operating voltage Vcc to be raised as high as reliability limits will allow, which will in turn enable the frequency responder to cause the clock signal CLK frequency to be raised.
In the low-power mode, the voltage responder will cause the operating voltage Vcc to be lowered as low as possible while still maintaining adequate performance, which will in turn force the frequency responder to lower the frequency, both of which will lower the temperature.
In one embodiment, the voltage sensor and the temperature sensor can include analog-to-digital (A/D) converters, which output multi-bit binary signals Vnow and T, respectively. In one embodiment, the voltage integrator and the voltage responder output multi-bit binary signals Vtime and VID, respectively. In one embodiment, the voltage responder and the frequency responder can be implemented as lookup tables stored in read-only memory, for example. In one embodiment, the clock generator can be a digital frequency divider. In one embodiment, the frequency output can be produced by an analog delay element which responds to voltage and temperature in the same way the load circuit does.
One scenario in which the invention may be advantageous is in applications in which the load circuit has large, sudden swings in the current it draws (di/dt), which cause voltage droop at the power supply. When the load circuit suddenly increases its current draw, the supply voltage Vcc may sag below the value indicated by VID, and the frequency responder lowers the frequency to keep the load circuit within reliable operating parameters. When the current draw lessens, or when the power supply catches up and provides the requested Vcc, the frequency responder reacts and increases the frequency to improve performance.
Using this invention can, in many instances, enable the load circuit and other components to be specified for use with a power supply or voltage regulator which is assumed to be somewhat better than the worst case power supply or voltage regulator; the invention will allow for the lower performance of the power supply or voltage regulator in those few cases where they are sub-par, while enabling the majority of the systems, in which the power supply or voltage regulator are performing well, to operate at a higher performance level.
Using this invention can, similarly, allow the usage of lower cost power supplies and voltage regulators, as those will no longer necessarily have to provide the same degree of droop prevention or transient performance that would be required without the invention.
As future load circuits trend toward larger current and lower voltage, this invention becomes even more desirable because the droop will become larger as a percentage of the total supply voltage.
The invention may prove useful in operating a wide variety of synchronous load circuits, that is, those which operate according to a clock frequency input. Some such clocked devices operate synchronously with respect to the other devices in their system, while others operate synchronously as to themselves but asynchronously with respect to other devices in their system.
The reader should appreciate that drawings showing methods, and the written descriptions thereof, should also be understood to illustrate machine-accessible media having recorded, encoded, or otherwise embodied therein instructions, functions, routines, control codes, firmware, software, or the like, which, when accessed, read, executed, loaded into, or otherwise utilized by a machine, will cause the machine to perform the illustrated methods. Such media may include, by way of illustration only and not limitation: magnetic, optical, magneto-optical, or other storage mechanisms, fixed or removable discs, drives, tapes, semiconductor memories, organic memories, CD-ROM, CD-R, CD-RW, DVD-ROM, DVD-R, DVD-RW, Zip, floppy, cassette, reel-to-reel, or the like. They may alternatively include down-the-wire, broadcast, or other delivery mechanisms such as Internet, local area network, wide area network, wireless, cellular, cable, laser, satellite, microwave, or other suitable carrier means, over which the instructions etc. may be delivered in the form of packets, serial data, parallel data, or other suitable format. The machine may include, by way of illustration only and not limitation: semiconductor fabrication factory, microprocessor, embedded controller, PLA, PAL, FPGA, ASIC, computer, smart card, networking equipment, or any other machine, apparatus, system, or the like which is adapted to perform functionality defined by such instructions or the like. Such drawings, written descriptions, and corresponding claims may variously be understood as representing the instructions etc. taken alone, the instructions etc. as organized in their particular packet/serial/parallel/etc. form, and/or the instructions etc. together with their storage or carrier media. The reader will further appreciate that such instructions etc. may be recorded or carried in compressed, encrypted, or otherwise encoded format without departing from the scope of this patent, even if the instructions etc. must be decrypted, decompressed, compiled, interpreted, or otherwise manipulated prior to their execution or other utilization by the machine.
Reference in the specification to “an embodiment,” “one embodiment,” “some embodiments,” or “other embodiments” means that a particular feature, structure, or characteristic described in connection with the embodiments is included in at least some embodiments, but not necessarily all embodiments, of the invention. The various appearances “an embodiment,” “one embodiment,” or “some embodiments” are not necessarily all referring to the same embodiments.
If the specification states a component, feature, structure, or characteristic “may”, “might”, or “could” be included, that particular component, feature, structure, or characteristic is not required to be included. If the specification or claim refers to “a” or “an” element, that does not mean there is only one of the element. If the specification or claims refer to “an additional” element, that does not preclude there being more than one of the additional element.
Those skilled in the art having the benefit of this disclosure will appreciate that many other variations from the foregoing description and drawings may be made within the scope of the present invention. Indeed, the invention is not limited to the details described above. Rather, it is the following claims including any amendments thereto that define the scope of the invention.
This application is related to application Ser. No. 10/136,390 titled CLOCK GENERATING CIRCUIT AND METHOD, filed May 2, 2002; application Ser. No. 10/136,318 titled VOLTAGE CONTROL FOR CLOCK GENERATING METHOD, filed May 2, 2002; application Ser. No 10/136,474 titled FREQUENCY CONTROL FOR CLOCK GENERATING CIRCUIT, filed May 2, 2002; and application Ser. No. 10/136,321 titled VOLTAGE ID BASED FREQUENCY CONTROL FOR CLOCK GENERATING CIRCUIT, filed May 2, 2002.
Number | Name | Date | Kind |
---|---|---|---|
4769809 | Krick | Sep 1988 | A |
4855690 | Dias | Aug 1989 | A |
5239274 | Chi | Aug 1993 | A |
5272453 | Traynor et al. | Dec 1993 | A |
5384551 | Kennedy et al. | Jan 1995 | A |
5420544 | Ishibashi | May 1995 | A |
5430397 | Itoh et al. | Jul 1995 | A |
5481573 | Jacobowitz et al. | Jan 1996 | A |
5490059 | Mahalingaiah et al. | Feb 1996 | A |
5565816 | Coteus | Oct 1996 | A |
5625805 | Fenwick et al. | Apr 1997 | A |
5642058 | Trimberger et al. | Jun 1997 | A |
5642388 | Evoy | Jun 1997 | A |
5723998 | Saito et al. | Mar 1998 | A |
5751194 | Haapanen et al. | May 1998 | A |
5796992 | Reif et al. | Aug 1998 | A |
5838179 | Schmidt | Nov 1998 | A |
5912574 | Bhagwan | Jun 1999 | A |
5940786 | Steeby | Aug 1999 | A |
5949262 | Dreps et al. | Sep 1999 | A |
5999025 | New | Dec 1999 | A |
6043718 | Diniz et al. | Mar 2000 | A |
6078634 | Bosshart | Jun 2000 | A |
6104253 | Hall et al. | Aug 2000 | A |
6140883 | Thomas | Oct 2000 | A |
6163224 | Araki et al. | Dec 2000 | A |
6188252 | Kawakami | Feb 2001 | B1 |
6201448 | Tam et al. | Mar 2001 | B1 |
6208169 | Wong et al. | Mar 2001 | B1 |
6268749 | Fisch et al. | Jul 2001 | B1 |
6298450 | Liu et al. | Oct 2001 | B1 |
6310792 | Drobnik | Oct 2001 | B1 |
6363490 | Senyk | Mar 2002 | B1 |
6366154 | Pulvirenti | Apr 2002 | B1 |
6396323 | Mizuno | May 2002 | B1 |
6484265 | Borkar et al. | Nov 2002 | B1 |
Number | Date | Country | |
---|---|---|---|
20030206050 A1 | Nov 2003 | US |