Claims
- 1. A circuit comprising:a) a write-only register for storing a write-only control value during a normal mode of operation; b) a first data path for supplying the stored write-only control value; c) a second d path for supplying a read value; d) a control signal path for supplying a control signal for controlling reading the read value in the normal mode of operation and the stored write-only control value from the write-only register during a save mode of operation, the stored write-only control value being saved into a save area prior to removing power from the write-only register; and e) circuitry coupling the write-only register to the first data path, the second data path, and the control signal path to facilitate said reading during said normal mode of operation and said save mode of operation.
- 2. The circuit of claim 1 wherein said save area corresponds to one of a non-volatile memory, a separately powered memory, and a mass storage device.
- 3. The circuit of claim 1 wherein said circuitry comprises:.a selector coupled to receive said stored write-only control value and said read value, said selector selecting the read value for reading during said normal mode of operation and the stored write-only value for saving during said save mode of operation in response to the control signal.
- 4. The circuit of claim 3 wherein said selector is multiplexer.
- 5. A machine implemented method comprising:a) during a normal mode of operation, 1) storing a write-only control value in a write-only register, 2) reading a read value on a first data path; and b) during a save mode of operation, 1) reading the stored write-only control value on a second data path under the control of a control signal; 2) saving the stored write-only control value into a save area prior to removing power from the write-only register.
- 6. The method of claim 5 wherein said save area corresponds to one of a non-volatile memory, a separately powered memory, and a mass storage device.
- 7. A chipset for providing an interface between a peripheral bus and an expansion bus, the chipset comprising:a peripheral-to-expansion bridge for providing bus transaction translations; and an integrated circuit component, the integrated circuit component comprising: a) a write-only register for storing a write-only control value during a normal mode of operation; b) a first data path for supplying the stored write-only control value; c) a second data path for supplying a read value; d) a control signal path for supplying a control signal for controlling reading the read value in the normal mode of operation and the stored write-only control value from the write-only register during a save mode of operation, the stored write-only control value being saved into a save area prior to removing power from the write-only register; and e) circuitry coupling the write-only register to the first data path, the second data path, and the control signal path to facilitate said reading during said normal mode of operation and said save mode of operation.
- 8. The chipset of claim 7 wherein said circuitry comprises:a selector coupled to receive said stored write-only control value and said read value, said selector selecting the read value for reading during said normal mode of operation and the stored write-only value for saving during said save mode of operation in response to the control signal.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 08/884,785 filed on Jun. 30, 1997, now U.S. Pat. No. 6,212,609.
US Referenced Citations (4)