Claims
- 1. A video synchronization signal generating circuit, comprising:
a negative peak detector; a sample and hold circuit; and a voltage divider to produce an adaptive voltage level from an output of said negative peak detector and an output of said sample and hold circuit; and an amplifier that receives a composite video signal, said amplifier connectable by switches in one of three different configurations; wherein in a first configuration said amplifier acts as a comparator to compare the adaptive voltage level with the composite video signal, an output of said amplifier in said first configuration being an output of the video synchronization signal generating circuit; wherein in a second configuration said amplifier acts as a buffer for said negative peak detector; and wherein in a third configuration said amplifier forms part of the sample and hold circuit.
- 2. The video synchronization signal generating circuit of claim 1, wherein:
said switches connect said amplifier in said first configuration during a majority of the composite video signal prior to a negative synchronization tip edge; said switches connect said amplifier in said second configuration during a portion of the composite video signal following the negative synchronization tip edge; and said switches connect said amplifier in said third configuration during at least one of a breezeway segment, a color burst segment and a back porch segment of the composite video signal.
- 3. The video synchronization signal generating circuit of claim 1, wherein said output of said amplifier in said first configuration transitions when the composite video signal transistions through the adaptive voltage level.
- 4. The video synchronization signal generating circuit of claim 3, wherein said switches change said amplifier from said first configuration to said second configuration after the composite video signal transistions through the voltage level.
- 5. The video synchronization signal generating circuit of claim 4, wherein said negative peak detector includes a first capacitor that stores a voltage VTIP after a negative edge of a synchronization tip portion of the composite video signal, when said amplifier is in said second configuration, the voltage VTIP being the output of said negative peak detector.
- 6. The video synchronization signal generating circuit of claim 5, wherein said switches change said amplifier from said second configuration to said third configuration during at least one of a breezeway segment, a color burst segment and a back porch segment of the composite video signal.
- 7. The video synchronization signal generating circuit of claim 6, wherein said sample and hold circuit includes a second capacitor to store a voltage VREF equal to a sampled voltage of at least one the breezeway segment, the color burst segment and the back porch segment of the composite video signal, the voltage VREF being the output of said sample and hold circuit.
- 8. The video synchronization signal generating circuit of claim 7, wherein the adaptive voltage level is a value between the voltage VTIP and the voltage VREF.
- 9. The video synchronization signal generating circuit of claim 7, wherein said amplifier is connected in a voltage follower configuration when said amplifier is in said third configuration.
- 10. The video synchronization signal generating circuit of claim 9, wherein said sample and hold circuit and the voltage divider comprise portions of a slice level generator.
- 11. The video synchronization signal generating circuit of claim 10, wherein said slice level generator further comprises a further amplifier configured in a voltage follower configuration to buffer the voltage VREF stored on said second capacitor.
- 12. The video synchronization signal generating circuit of claim 7, wherein the adaptive voltage level that varies as VREF and VTIP vary.
- 13. The video synchronization signal generating circuit of claim 1, wherein in said first configuration said amplifier acts as a comparator with no feedback.
- 14. The video synchronization signal generating circuit of claim 1, wherein said negative peak detector has an output that tracks a synchronization tip voltage of the composite video signal, when said amplifier is in said second configuration.
- 15. The video synchronization signal generating circuit of claim 1, wherein the voltage divider comprises a resistor divider.
- 16. The video synchronization signal generating circuit of claim 15, wherein the resistor divider includes a pair of resistors connected in series, with a terminal common to both of said resistors providing the adaptive voltage level.
- 17. A video synchronization signal generating circuit, comprising:
a negative peak detector; a slice level generator including a sample and hold circuit; and an amplifier that receives a composite video signal, said amplifier connectable by switches in one of three different configurations; wherein in a first configuration said amplifier acts as a comparator to compare a voltage level with the composite video signal, an output of said amplifier in said first configuration being an output of the video synchronization signal generating circuit; wherein in a second configuration said amplifier acts as a buffer for said negative peak detector; and wherein in a third configuration said amplifier forms part of the sample and hold circuit; wherein the voltage level is between an output of the negative peak detector and an output of the sample and hold circuit.
- 18. The video synchronization signal generating circuit of claim 17, wherein said voltage level is an adaptive voltage level that varies as the outputs of the sample and hold circuit and the negative peak detector vary.
- 19. A method for detecting synchronization pulses embedded in a composite video signal, comprising:
sampling at least one of a breezeway segment, a color burst segment and a back porch segment of the composite video signal to produce a voltage VREF; detecting a synchronization tip voltage VTIP of the composite video signal; producing a voltage level based on the voltages VREF and VTIP, the voltage level being adaptive in that the voltage level changes as VREF and VTIP change; and producing a synchronization timing output by comparing the composite video signal with the voltage level.
- 20. The method of claim 19, wherein the step of producing the voltage level based on the voltages VREF and VTIP includes using a resistor divider to produce the voltage level, which is between voltages VREF and VTIP.
PRIORITY CLAIM
[0001] This application is a continuation of and claims priority to U.S. patent application No. 09/398,375, filed Sep. 17, 1999 (now U.S. Pat. No. 6,573,943).
Continuations (1)
|
Number |
Date |
Country |
Parent |
09398375 |
Sep 1999 |
US |
Child |
10453210 |
Jun 2003 |
US |