Claims
- 1. An amorphous silicon thin film transistor comprising:
- a gate electrode on an insulating substrate,
- a gate insulating layer on said gate electrode and on said insulating substrate,
- an amorphous silicon layer on said gate insulating layer,
- first and second spaced apart n-type silicon layers formed directly on said amorphous silicon layer, said n-type silicon layers forming a source and a drain of said transistor, each of said n-type silicon layers having an edge that faces the other n-type silicon layer, and
- an impurity layer for reducing an off current of said transistor, said impurity layer including a p-type impurity and being formed directly on said amorphous silicon layer only in a region thereof between said edges.
- 2. An amorphous thin film transistor as defined in claim 1, wherein said impurity layer is continuously formed from one of said edges to the other of said edges.
- 3. An amorphous silicon thin film transistor as defined in claim 1 wherein said impurity layer is formed at a center area between said edges.
- 4. An amorphous silicon thin film transistor comprising:
- an insulating substrate,
- a gate electrode on said insulating substrate,
- a gate insulating layer on the gate electrode and substrate,
- an amorphous silicon layer on said gate insulating layer,
- first and second spaced apart protective silicon layers formed directly on said amorphous silicon layer such that a portion of a side of said amorphous silicon layer which faces away from said gate electrode is exposed,
- a drain electrode and a source electrode on said protective silicon layers such that said portion of the side of said amorphous silicon layer remains exposed, and
- an impurity layer for reducing an off current of said transistor, said impurity layer including an impurity forming an acceptor and being formed directly on said exposed portion of the amorphous silicon layer between said first and second spaced apart protective silicon layers, the amorphous silicon layer being of a first conduction type and the impurity layer being of a second different conduction type.
- 5. An amorphous silicon thin film transistor as defined in claim 4, wherein said impurity layer is formed on only a portion of the exposed portion of the side of said amorphous silicon layer.
- 6. An amorphous silicon thin film transistor as defined in claim 4, wherein said impurity layer is formed at a center area of the exposed portion of the side of said amorphous silicon layer.
- 7. An amorphous silicon thin film transistor as defined in claim 4, wherein said amorphous silicon layer is of n-type, and said impurity layer is of a p-type.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-68697 |
Mar 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 422,475, filed Oct. 17, 1989, now abandoned, being a divisional application of Ser. No. 322,842 filed Mar. 13, 1989, now U.S. Pat. No. 4,916,090 issued Apr. 10, 1990.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4169740 |
Kalbitzer et al. |
Oct 1979 |
|
4459739 |
Shepherd et al. |
Jul 1984 |
|
4720736 |
Takafuji et al. |
Jan 1988 |
|
4741964 |
Haller |
May 1988 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
59-172774 |
Sep 1984 |
JPX |
60-105275 |
Jun 1985 |
JPX |
60-198865 |
Oct 1985 |
JPX |
61-87371 |
May 1986 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
322842 |
Mar 1989 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
422475 |
Oct 1989 |
|