The present invention relates to an amplifier or filter circuit using “switched-capacitor” circuitry and to a method for amplifying or filtering signals using “switched-capacitor” circuits.
The present invention serves for use in “switched-opamp” circuitry, a specific form of “switched-capacitor” (SC) circuitry. This circuitry is described in detail in M. Steyart, “switched-opamp, a Technique for Realizing full CMOS Switched-Capacitor Filters at Very Low Voltages”, ESSCIRC 1993 and in Andrea Baschirotto, Rinaldo Castello and F. Montechi “Design strategy for low-voltage “Switched-Capacitor” -Schaltungstechnik circuits”, Electronic Letters, vol. 30, No. 5, Mar. 3, 1994, for example. This circuitry is used primarily for very low supply voltages. In these instances of employment, the sum of the threshold voltages of p-MOS and n-MOS transistors is sometimes greater than the operating voltage. This means that switch operation even using “transmission gates” is no longer possible over the entire range of the supply voltage. A further development of “switched-capacitor” circuitry, “switched-opamp” technology, shifts the signal levels to such values as allow switch operation of the transistors, or, if signal level shifting is not possible, replaces switches with switchable operational amplifiers.
A weakness which remains in this circuitry is at the input of the circuit. At this point, the input signal needs to be switched using a switch which cannot be replaced. To date, the prior art has cited the following solutions to this:
According to Vinzenzo Peluso et al. “A 900 mV 40-μW ΔΣ Modulator with 77 dB Dynamic Range”, ISSCC98, pp. 68-69, 1998, one solution is to use very small input amplitudes. However, very small signal levels are disadvantageous with regard to noise.
Another solution in accordance with the prior art is provided in Jesper Steengard “Bootstrapped Low-Voltage Analog Switches”, Proceedings for the 1999 IEEE International Symposium on Circuits and Systems, IEEE May/June 1999. On the basis of this prior art, a local gate voltage rise is provided in the input switches. Whether this solution is at all possible, however, depends very much on the critical value of the respective technology.
In addition, DE 42 18 533 C2 and DE 34 41 476 C2 disclose “switched-capacitor” circuits having an operational amplifier, but these can be connected only on a “floating” basis.
It is therefore an object of the present invention to specify an amplifier or filter circuit and a method for amplifying or filtering signals where the advantages of “switched-opamp” technology can be used without the problems with the switches at the input of the circuit arising.
The invention can achieve this object by means of an amplifier circuit using “switched-capacitor” circuitry which is provided with a switchable operational amplifier.
The invention can also achieve the present object by means of a filter circuit using “switched-capacitor” circuitry, where the input side of this filter circuit is preceded by an amplifier having a switchable operational amplifier.
The inventive object can likewise be achieved by virtue of the input side of the amplifier or filter circuit being preceded by a switchable operational amplifier connected up to resistors in such a manner.
Preferably, the total value of the gain of the input stage is chosen to be ≧1 for all these circuits.
In this context, the resistors for connecting up the operational amplifier are preferably made of polysilicon.
Finally, the inventive object can also be achieved by a method for amplifying or filtering signals, where the input signals for these circuits are first supplied to an input stage having a switchable operational amplifier, which input stage shifts the input DC voltage value to such a value as could normally not be processed by the input switch in the following stage.
The invention is explained in detail below with reference to the appended drawings, in which:
For all the circuits shown in FIGS. 1 to 3, the following parameters will apply:
1. The supply voltage is 1 V (VDD=1 V; VSS=0 V).
2. The threshold voltage for the transistors is approximately 0.6 V, and therefore only voltages between 0 V and 0.3 V and between 0.7 V and 1 V can be switched. Transmission gates and rail-to-rail input stages can therefore be implemented only with an unfeasible level of complexity.
3. The input stage of the operational amplifier comprises 2 p-MOS transistors and can process a common-mode level between 0 V and 0.3 V.
4. The output stage of the operational amplifier has a common-mode level of 0.5 V and can operate in the range between 0.2 V and 0.8 V.
5. If the control signal has been applied to the operational amplifier, the latter's output is on. If it has not been applied, the output is either at high impedance or its supply of current to VSS is at high impedance.
6. If the respective clock phase (“1″ or 2”) has been applied to a transistor, the latter is on.
At the resultant maximum negative input voltage of 30 mV, there is still no expectation of influencing by diode leakage currents. On the other hand, the common-mode input level can also be increased somewhat, for example to +30 mV.
To avoid unfavorable (i.e. very high) capacitance conditions at relatively high gains, a plurality of such inventive input stages 20 can advantageously be connected in series. The reasonable incorporation of the input capacitor in the first filter stage 10 is naturally also useful in order to attain an optimum capacitive load. In the exemplary embodiment shown, this involves the capacitors CS12P and CS12N.
The input stage described is also suitable, in a general sense, for single-ended circuits.
This solution shown in
In this case, the amplification is deliberately not performed in the first filter stage 10. A very high gain would in this case firstly result in a very high input capacitance. In addition, for the area requirement, it is much more beneficial to connect a plurality of amplifier stages (described above) with a lower gain one behind the other (the capacitors determine the area, the capacitance ratio determines the gain, and there is a noise limit for reducing the capacitance values).
In the embodiment shown in
The additional operational amplifier 32 can be switched in the same way as the operational amplifiers 11, 13 in the filter stages 10, 12 using “switched-opamp” technology. If R1=R2 and R3=R4 are chosen, then the gain of the input stage 30 is −1. An input voltage of 0.6 V peak-peak thus in turn produces an input voltage of 0.6 V peak-peak at the input of the first filter stage 10. In the exemplary embodiment shown in
If a common-mode input level of 0 V is used (e.g. as a result of capacitive coupling), then the common-mode input voltage of the operational amplifier 32 is 0.25 V. This common-mode level can be processed well using a P-MOS input stage.
In this case, the maximum negative voltage of −0.3 V arising for a common-mode input level of 0 V is present across a resistor which, by way of example, can be in the form of a polysilicon resistor, and said maximum negative voltage therefore brings about no leakage currents (i.e. no parasitic diode has a voltage applied to it in the forward direction).
This circuit can advantageously also be used for signal amplification. In this case, R2>R1. The source used in this case is, by way of example, a differential microphone, which is in turn connected to VSS, for example. The higher the gain chosen, the lower is the resultant common-mode input voltage for the operational amplifier.
The input stage described is also suitable, in a general sense, for single-ended circuits.
On the basis of this embodiment of the invention which is shown in
In the case of this inventive solution shown in
Number | Date | Country | Kind |
---|---|---|---|
100025986 | Jan 2000 | DE | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/DE01/00034 | 1/8/2001 | WO |