Amplitude-to-phase error correction in a transceiver circuit

Information

  • Patent Grant
  • 12323174
  • Patent Number
    12,323,174
  • Date Filed
    Thursday, August 18, 2022
    3 years ago
  • Date Issued
    Tuesday, June 3, 2025
    4 months ago
Abstract
Amplitude-to-phase (AM-PM) error correction in a transceiver circuit is provided. The transceiver circuit is configured to generate a radio frequency (RF) signal from a time-variant input vector for transmission in one or more transmission frequencies. In embodiments disclosed herein, the transceiver circuit is configured to determine a phase correction term from the time-variant input vector and apply the determined phase correction term to the time-variant input vector to thereby correct an AM-PM error(s) in the RF signal. By correcting the AM-PM error(s) in the transceiver circuit, it is possible to prevent undesired amplitude distortion and/or spectrum regrowth in any of the transmission frequencies, particularly when the RF signal is modulated across a wide modulation bandwidth (e.g., ≥200 MHz).
Description
FIELD OF THE DISCLOSURE

The technology of the disclosure relates generally to a transceiver circuit and a related transmission circuit incorporating the transceiver circuit.


BACKGROUND

Mobile communication devices have become increasingly common in current society for providing wireless communication services. The prevalence of these mobile communication devices is driven in part by the many functions that are now enabled on such devices. Increased processing capability in such devices means that mobile communication devices have evolved from being pure communication tools into sophisticated mobile multimedia centers that enable enhanced user experiences.


The redefined user experience relies on a higher data rate offered by advanced fifth generation (5G) and 5G new radio (5G-NR) technologies, which typically transmit and receive radio frequency (RF) signals in millimeter wave spectrums. Given that the RF signals are more susceptible to attenuation and interference in the millimeter wave spectrums, the RF signals are typically amplified by state-of-the-art power amplifiers to help boost the RF signals to higher power before transmission.


In a typical transmission circuit, a transceiver circuit is configured to generate an RF signal, a power management circuit is configured to generate a modulated voltage, a power amplifier circuit is configured to amplify the RF signal based on the modulated voltage, and an antenna circuit is configured to transmit the RF signal in one or more transmission frequencies. The power amplifier circuit can be further coupled to the antenna circuit via an RF frontend circuit (e.g., filter, switches, etc.). Notably, an output reflection coefficient (e.g., S22) of the power amplifier circuit can interact with an input reflection coefficient (e.g., S11) of the RF front-end circuit to cause a group delay in the RF signal to potentially create an amplitude-to-phase (AM-PM) distortion in the RF signal. As such, it is desirable to correct the AM-PM distortion in the RF signal in all of the transmission frequencies to help prevent undesired amplitude distortion and/or spectrum regrowth, particularly when the RF signal is modulated across a wide modulation bandwidth (e.g., ≥200 MHZ).


SUMMARY

Embodiments of the disclosure relate to amplitude-to-phase (AM-PM) error correction in a transceiver circuit. The transceiver circuit is configured to generate a radio frequency (RF) signal from a time-variant input vector for transmission in one or more transmission frequencies. In embodiments disclosed herein, the transceiver circuit is configured to determine a phase correction term from the time-variant input vector and apply the determined phase correction term to the time-variant input vector to thereby correct an AM-PM error(s) in the RF signal. By correcting the AM-PM error(s) in the transceiver circuit, it is possible to prevent undesired amplitude distortion and/or spectrum regrowth in any of the transmission frequencies, particularly when the RF signal is modulated across a wide modulation bandwidth (e.g., ≥200 MHz).


In one aspect, a transceiver circuit is provided. The transceiver circuit includes a delay equalizer circuit. The delay equalizer circuit is configured to receive a time-variant input vector having a time-variant amplitude and associated with a variable group delay that varies in accordance with the time-variant amplitude. The delay equalizer circuit is also configured to equalize the time-variant input vector based on a first complex filter to thereby convert the variable group delay into a constant group delay across the time-variant amplitude. The delay equalizer circuit is also configured to generate a delay-equalized vector associated with the time-variant amplitude and having the constant group delay across the time-variant amplitude. The transceiver circuit also includes a phase correction circuit. The phase correction circuit is configured to determine, based on the delay-equalized vector, a phase correction term configured to correct a phase error caused by the constant group delay. The phase correction circuit is also configured to apply the determined phase correction term to the delay-equalized vector to generate a delay-phase-equalized vector.


In another aspect, a transmission circuit is provided. The transmission circuit includes a power amplifier circuit. The power amplifier circuit is configured to amplify an RF signal based on a modulated voltage for transmission in a plurality of transmission frequencies. The transmission circuit also includes a transceiver circuit. The transceiver circuit includes a digital processing circuit. The digital processing circuit is configured to generate a time-variant input vector having a time-variant amplitude. The transceiver circuit also includes a delay equalizer circuit. The delay equalizer circuit is configured to receive the time-variant input vector having the time-variant amplitude and associated with a variable group delay that varies in accordance with the time-variant amplitude. The delay equalizer circuit is also configured to equalize the time-variant input vector based on a first complex filter to thereby convert the variable group delay into a constant group delay across the time-variant amplitude. The delay equalizer circuit is also configured to generate a delay-equalized vector associated with the time-variant amplitude and having the constant group delay across the time-variant amplitude. The transceiver circuit also includes a phase correction circuit configured to determine, based on the delay-equalized vector, a phase correction term configured to correct a phase error caused by the constant group delay. The phase correction circuit is also configured to apply the determined phase correction term to the delay-equalized vector to generate a delay-phase-equalized vector. The transceiver circuit also includes a signal conversion circuit. The signal conversion circuit is configured to generate the RF signal based on the delay-phase-equalized vector.


Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.





BRIEF DESCRIPTION OF THE DRAWING FIGURES

The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1A is a schematic diagram of an exemplary existing transmission circuit wherein a group delay caused by interactions between a power amplifier circuit and a radio frequency (RF) frontend circuit can create an amplitude-to-phase (AM-PM) error in an RF signal;



FIG. 1B is a graphic diagram illustrating a distribution of multiple group delays across multiple transmission frequencies;



FIG. 1C is a graphic diagram illustrating a distribution of multiple variable phase errors across the multiple transmission frequencies in FIG. 1B;



FIG. 2 is a schematic diagram of an exemplary transmission circuit wherein a transceiver circuit can be configured according to various embodiments of the present disclosure to correct the AM-PM error in FIG. 1A;



FIG. 3A is a graphic diagram illustrating a distribution of multiple constant group delays across multiple transmission frequencies;



FIG. 3B is a graphic diagram illustrating a distribution of multiple linearly related variable phase errors across the multiple transmission frequencies in FIG. 3A;



FIG. 4 is a schematic diagram providing an exemplary illustration of a phase correction circuit in the transceiver circuit in FIG. 2 according to one embodiment of the present disclosure; and



FIG. 5 is a schematic diagram providing an exemplary illustration of a phase correction circuit in the transceiver circuit in FIG. 2 according to another embodiment of the present disclosure.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.


It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.


Embodiments of the disclosure relate to amplitude-to-phase (AM-PM) error correction in a transceiver circuit. The transceiver circuit is configured to generate a radio frequency (RF) signal from a time-variant input vector for transmission in one or more transmission frequencies. In embodiments disclosed herein, the transceiver circuit is configured to determine a phase correction term from the time-variant input vector and apply the determined phase correction term to the time-variant input vector to thereby correct an AM-PM error(s) in the RF signal. By correcting the AM-PM error(s) in the transceiver circuit, it is possible to prevent undesired amplitude distortion and/or spectrum regrowth in any of the transmission frequencies, particularly when the RF signal is modulated across a wide modulation bandwidth (e.g., ≥200 MHZ).


Before discussing the transceiver circuit according to the present disclosure, starting at FIG. 2, a brief discussion of an existing transmission circuit is first provided with reference to FIGS. 1A to 1C to help understand how an unwanted group delay can cause an AM-PM error(s) across transmission frequencies of an RF signal.



FIG. 1A is a schematic diagram of an exemplary existing transmission circuit 10 wherein a group delay t caused by interactions between a power amplifier circuit 12 and an RF frontend circuit 14 can cause an AM-PM error ØERR in an RF signal 16. The existing transmission circuit also includes a transceiver circuit 18 and an antenna circuit 20. The transceiver circuit 18 is configured to generate the RF signal 16 associated with a time-variant input power PIN(t) and provide the RF signal 16 to the power amplifier circuit 12. The power amplifier circuit 12 is configured to amplify the RF signal 16 to a time-variant output power POUT(t) and provide the amplified RF signal 16 to the RF frontend circuit 14. The RF frontend circuit 14, which may include such analog circuits as filters, switches, and so on (not shown), is configured to provide the amplified RF signal 16 to the antenna circuit 20 for emission in one or more transmission frequencies.


Notably, when the power amplifier circuit 12 is coupled to the RF front-end circuit 14, an output reflection coefficient (e.g., S22) of the power amplifier circuit 12 can interact with an input reflection coefficient (e.g., S11) of the RF front-end circuit 14 to create the group delay τ in the RF signal 16. The group delay τ, which can be expressed in equation (Eq. 1) below, can cause a phase error Δϕ at the power amplifier circuit 12 to thereby create the AM-PM error ϕERR in the RF signal 16.

τ=−Δϕ/Δt  (Eq. 1)


Studies have shown that the group delay τ in each of the transmission frequencies varies in accordance with the time-variant input power PIN(t) or the time-variant output power POUT(t), as illustrated in FIG. 1B. FIG. 1B is a graphic diagram illustrating a distribution of the group delay τ across multiple transmission frequencies 22(1)-22(M) within a modulation bandwidth 24 of the RF signal in FIG. 1A. As shown in FIG. 1B, each of the transmission frequencies 22(1)-22(M) is associated with a respective one of multiple variable group delays τ1(PIN)-τM(PIN), and each varies in accordance with the time-variant input power PIN(t).


Given the relationship between the group delay τ and the phase error Δϕ in equation (Eq. 1), the phase error Δϕ associated with each of the variable group delays τ1(PIN)-τM(PIN) will also vary according to the time-variant input power PIN(t). FIG. 1C is a graphic diagram illustrating a distribution of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) across the transmission frequencies 22(1)-22(M) of the RF signal 16 in FIG. 1A. As shown in FIG. 1C, each of the transmission frequencies 22(1)-22(M) is associated with a respective one of multiple variable phase errors Δϕ1(PIN)-ΔϕM(PIN). Moreover, for any given level of the time-variant input power PIN(t), each of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) associated with a respective one of the transmission frequencies 22(1)-22(M) is nonlinear relative to any other variable phase errors Δϕ1(PIN)-ΔϕM(PIN) associated with any other transmission frequencies 22(1)-22(M). For example, the variable phase errors Δϕ1(PIN) associated with the transmission frequency 22(1) is nonlinearly related to the variable phase errors ΔϕM(PIN) associated with the transmission frequency 22(M) for any given value of the time-variant input power PIN(t).


The variable phase errors Δϕ1(PIN)-ΔϕM(PIN) can cause the AM-PM error DERR in the RF signal 16, which can lead to undesired amplitude distortion and/or spectrum regrowth within the modulation bandwidth 24 of the RF signal 16. As such, it is necessary to correct variable phase errors Δϕ1(PIN)-ΔϕM(PIN) across the transmission frequencies 22(1)-22(M).


With reference back to FIG. 1A, the existing transmission circuit 10 is typically configured to correct the time-variant phase errors Δϕ1-ΔϕM individually. For example, the transceiver circuit 18 can be configured to store multiple sets of predetermined complex coefficients and correct each of the time-variant phase errors Δϕ1-ΔϕM based on a respective one of the multiple sets of predetermined complex coefficients. Understandably, such a conventional approach may require more computational resources in the transceiver circuit 18 and lead to a suboptimal efficiency.



FIG. 2 is a schematic diagram of an exemplary transmission circuit 26 wherein a transceiver circuit 28 can be configured according to various embodiments of the present disclosure to correct the AM-PM error ØERR caused by the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) in the existing transmission circuit 10 of FIG. 1A. Herein, the transceiver circuit 28 includes a digital processing circuit 30 and a signal conversion circuit 32. The digital processing circuit 30, which can be a digital baseband circuit as an example, is configured to generate a time-variant input vector {right arrow over (bMOD)} associated with a time-variant amplitude AM(t). The signal conversion circuit 32, which may include a digital-to-analog converter (DAC) (not shown), is configured to generate an RF signal 34 having a time-variant input power PIN(t) from the time-variant input vector {right arrow over (bMOD)}. Understandably, the time-variant input power PIN(t) of the RF signal 34 closely resembles the time-variant amplitude AM(t) of the time-variant input vector {right arrow over (bMOD)}. The signal conversion circuit 32 may further include a frequency converter and/or filter (not shown) for converting the RF signal 34 into one of multiple transmission frequencies F1-FM (a.k.a. RF frequencies) within a modulation bandwidth of the transceiver circuit 28.


The signal conversion circuit 32 is coupled to a power amplifier circuit 36 and configured to provide the RF signal 34 to the power amplifier circuit 36. The power amplifier circuit 36, which is a separate circuit from the transceiver circuit 28, is configured to amplify the RF signal 34 from the time-variant input power PIN(t) to a time-variant output power POUT(t).


Similar to the power amplifier circuit 12 in the existing transmission circuit 10, the power amplifier circuit 36 can be coupled to an antenna circuit (not shown) via an RF frontend circuit 38. Like the existing transmission circuit 10, an output reflection coefficient (e.g., S22) of the power amplifier circuit 36 can interact with an input reflection coefficient (e.g., S11) of the RF frontend circuit 38 to create the group delay τ in the RF signal 34. Understandably, the group delay τ can exhibit a similar transmission frequency and input power dependency as shown in FIG. 1B. In other words, each of the transmission frequencies F1-FM is associated with a respective one of multiple variable group delays τ1(PIN)-τM(PIN). Also, the variable group delays τ1(PIN)-τM(PIN) can cause multiple variable phase errors Δϕ1(PIN)-ΔϕM(PIN), which exhibit a similar nonlinear relationship between the transmission frequencies F1-FM, as illustrated in FIG. 1C.


Herein, the transceiver circuit 28 is configured according to embodiments of the present disclosure to correct the variable phase errors Δϕ1 (PIN)-ΔϕM(PIN) associated with the variable group delays τ1(PIN)-τM(PIN) to thereby correct the AM-PM error ϕERR in the RF signal 34. In this regard, the transceiver circuit is further configured to include a delay equalizer circuit 40 and a phase correction circuit 42.


The delay equalizer circuit 40 is configured to apply a first complex filter Hτ(s) to the time-variant input vector {right arrow over (bMOD)} to convert each of the variable group delays τ1(PIN)-τM(PIN) into a respective one of multiple constant group delays τ1M, as illustrated in FIG. 3A. FIG. 3A is a graphic diagram illustrating a distribution of the constant group delays τ1M across the transmission frequencies F1-FM. As shown in FIG. 3A, for each of the transmission frequencies F1-FM, the respective one of the group delays τ1M stays constant relative to the time-variant input power PIN(t).


Given the constant group delays τ1M and the τ-Δϕ relationship established in equation (Eq. 1), the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) will in turn exhibit a linear relationship across the transmission frequencies F1-FM, as illustrated in FIG. 3B.



FIG. 3B is a graphic diagram illustrating a distribution of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) across the transmission frequencies F1-FM. Given the linear relationship between the variable phase errors Δϕ1(PIN)-ΔϕM(PIN), each of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) can be moved up or down based on an appropriate scaling factor FSCALE to superimpose on another one of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN). For example, the variable phase errors Δϕ1(PIN) associated with the transmission frequency F1 can be moved downward to superimpose on the variable phase errors ΔϕM(PIN) associated with the transmission frequency FM. Likewise, the variable phase errors ΔϕM(PIN) associated with the transmission frequency FM can be moved upward to superimpose on the variable phase errors Δϕ1(PIN) associated with the transmission frequency F1.


The linearity and scalability characteristics of variable phase errors Δϕ1(PIN)-ΔϕM(PIN) across the transmission frequencies F1-FM, as illustrated in FIG. 3B, can thus be explored to help reduce complexity associated with AM-PM error reduction. In an embodiment, a variable reference phase error ΔϕREF(PIN) associated with a reference frequency FREF is defined as a benchmark. The reference frequency FREF may be any one of the transmission frequencies F1-FM, a center frequency of the modulation bandwidth of the RF signal 34, or even an arbitrary frequency, as long as the scaling factors FSCALE for superimposing the variable reference phase error ΔϕREF(PIN) on any of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) are determined appropriately. Thus, contrary to correcting the time-variant phase errors Δ01-ΔϕM individually as the existing transmission circuit 10 does, the transceiver circuit 28 will instead perform a much simpler task in determining the scaling factors FSCALE.


With reference back to FIG. 2, the delay equalizer circuit 40 receives the time-variant input vector {right arrow over (bMOD)} from the digital processing circuit 30. The delay equalizer circuit 40 then applies the first complex filter Hτ(s) to the time-variant input vector {right arrow over (bMOD)} to thereby convert the variable group delay T1(PIN)-τM(PIN) into the constant group delays τ1M relative to the time-variant amplitude AM(t) in each of the transmission frequencies F1-FM. Accordingly, the delay equalizer circuit 40 generates a delay-equalized vector {right arrow over (bMOD-τ)} from the time-variant input vector {right arrow over (bMOD)}. Understandably, the delay-equalized vector {right arrow over (bMOD-τ)} will be associated with the time-variant amplitude AM(t) and has the constant group delays τ1M relative to the time-variant amplitude AM(t) in each of the transmission frequencies F1-FM.


The phase correction circuit 42 is configured to determine, based on the delay-equalized vector {right arrow over (bMOD-τ)}, a phase correction term ΔϕCORR to correct the AM-PM error ϕERR in the RF signal 34. Accordingly, the phase correction circuit 42 applies the determined phase correction term ΔϕCORR to the delay-equalized vector {right arrow over (bMOD-τ)} to generate a delay-phase-equalized vector {right arrow over (bMOD-τ)}. The signal conversion circuit 32 will generate the RF signal 34 based on the delay-phase-equalized vector {right arrow over (bMOD-τ)} to thereby correct the AM-PM error ϕERR in the RF signal 34.


The phase correction circuit 42 can be configured according to various embodiments of the present disclosure, as described in detail in FIGS. 4 and 5. Common elements between FIGS. 2, 4, and 5 are shown therein with common element numbers and will not be re-described herein.



FIG. 4 is a schematic diagram providing an exemplary illustration of the phase correction circuit 42 in the transceiver circuit 28 in FIG. 2 according to one embodiment of the present disclosure. Herein, the phase correction circuit 42 includes a first envelope detector 44, a phase correction lookup table (LUT) circuit 46, a phase equalizer circuit 48, a second envelope detector 50, a scaling circuit 52, and a phase shifter circuit 54.


The first envelope detector 44 is configured to detect a first power envelope PV1 associated with the time-variant amplitude AM(t) of the delay-equalized vector {right arrow over (bMOD-τ)}. The phase correction LUT circuit 46 is configured to determine a reference phase offset ΔϕREF corresponding to the reference frequency FREF in FIG. 3B based on the detected first power envelope PV1.


The phase equalizer circuit 48, which can be a finite impulse response (FIR) filter, is configured to apply a second complex filter Hϕ(s) to the delay-equalized vector {right arrow over (bMOD-τ)} for a respective one of the transmission frequencies F1-FM. Accordingly, the phase equalizer circuit 48 can generate a phase-equalized vector {right arrow over (bMOD-ϕ)} having a second time-variant amplitude AM′(t). The second envelope detector 50 is configured to determine a second power envelope PV2 associated with the second time-variant amplitude AM′(t).


In an embodiment, the scaling circuit 52 includes a divider 56 and a multiplier 58. The divider 56 is configured to divide the second power envelope PV2 by the first power envelope PV1 to thereby determine a scaling factor FSCALE. In this regard, the scaling factor FSCALE can be said to be a function of the first power envelope PV1 and the second power envelope PV2. The multiplier 58 is configured to multiply the reference phase offset ΔϕREF by the scaling factor FSCALE to thereby generate the phase correction term ΔϕCORR. Herein, a mutilation of the reference phase offset ΔϕREF by the scaling factor FSCALE is equivalent to superimposing the variable reference phase error ΔϕREF(PIN) associated with the reference frequency FREF on one of the variable phase errors Δϕ1(PIN)-ΔϕM(PIN) associated with a respective one of the transmission frequencies F1-FM, as shown in FIG. 3B.


The phase shifter circuit 54 is configured to apply the phase correction term ΔϕCORR to the delay-equalized vector {right arrow over (bMOD-τ)} to generate the delay-phase-equalized vector {right arrow over (bMOD-τ)}. The phase correction circuit 42 may further include a delay tap 60. In an embodiment, the delay tap 60 is configured to delay the delay-equalized vector {right arrow over (bMOD-τ)} to thereby align the first power envelope PV1 with the second power envelope PV2 at the divider 56.



FIG. 5 is a schematic diagram providing an exemplary illustration of a phase correction circuit 42A configured according to another embodiment of the present disclosure. Herein, the phase correction circuit 42A includes a first envelope detector 62, a delay LUT circuit 64, a filter circuit 66, a delay tap 68, a scaling circuit 70, a delay circuit 72, a second envelope detector 74, a phase correction LUT circuit 76, and a phase shifter circuit 78.


The first envelope detector 62 is configured to detect a first power envelope PV1 associated with the time-variant amplitude AM(t) of the delay-equalized vector {right arrow over (bMOD-τ)}. The delay LUT circuit 64 is configured to determine a reference delay offset ΔτREF corresponding to a reference frequency FREF based on the determined first power envelope PV1. The filter circuit 66, which can be an FIR filter, is configured to apply a second complex filter Hϕ(s) to the delay-equalized vector {right arrow over (bMOD-τ)} to thereby generate a first delay-equalized vector {right arrow over (bMOD-τ1)}. The delay tap 68 is configured to delay the delay-equalized vector {right arrow over (bMOD-τ)} to generate a second delay-equalized vector {right arrow over (bMOD-τ2)}.


The scaling circuit 70 includes a divider 80 and a multiplier 82. The divider 80 is configured to divide the first delay-equalized vector {right arrow over (bMOD-τ1)} by the second delay-equalized vector {right arrow over (bMOD-τ2)} to thereby generate a scaling factor FSCALE. The multiplier 82 is configured to multiply the reference delay offset ΔτREF by the scaling factor FSCALE to generate a delay correction term ΔτSCALED.


The delay circuit 72 is configured to apply the delay correction term ΔτSCALED to the delay-equalized vector {right arrow over (bMOD-τ)} to generate a third delay-equalized vector {right arrow over (bMOD-τ3)} associated with the time-variant amplitude AM(t). The second envelope detector 74 is configured to detect a second power envelope PV2 associated with the time-variant amplitude AM(t) of the third delay-equalized vector {right arrow over (bMOD-τ3)}. The phase correction LUT circuit 76 is configured to determine a phase correction term ΔϕCORR based on the determined second power envelope PV2. Accordingly, the phase shifter circuit 78 can apply the phase correction term ΔϕCORR to the third delay-equalized vector {right arrow over (bMOD-τ3)} to generate the delay-phase-equalized vector {right arrow over (bMOD-τϕ)}.


With reference back to FIG. 2, the power amplifier circuit 36 is configured to amplify the RF signal 34 based on a modulated voltage Vcc, which can be an envelope tracking (ET) modulated voltage or an average power tracking (APT) modulated voltage. In this regard, the transmission circuit 26 can further include a power management integrated circuit (PMIC) 84 configured to generate the modulated voltage Vcc based on a modulated target voltage VTGT. In an embodiment, the transceiver circuit 28 can further include a target voltage circuit 86 configured to generate the modulated target voltage VTGT based on the time-variant amplitude AM(t) of the time-variant input vector {right arrow over (bMOD)}.


Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. A transceiver circuit comprising: a delay equalizer circuit configured to: receive a time-variant input vector modulated for transmission in a plurality of transmission frequencies, the time-variant input vector is associated with a time-variant amplitude and a variable group delay that varies in accordance with the time-variant amplitude in each of the plurality of transmission frequencies;equalize the time-variant input vector to thereby convert the variable group delay in each of the plurality of transmission frequencies into a respective constant group delay across the time-variant amplitude such that a respective variable phase error associated with the variable group delay in each of the plurality of transmission frequencies can become linearly related; andgenerate a delay-equalized vector associated with the time-variant amplitude and having the respective constant group delay in a respective one of the plurality of transmission frequencies; anda phase correction circuit configured to: determine a reference phase offset corresponding to a reference frequency selected among the plurality of transmission frequencies;superimpose the reference phase offset on the respective variable phase error of the respective one of the plurality of transmission frequencies to thereby determine a phase correction term configured to correct the respective variable phase error in the respective one of the plurality of transmission frequencies; andapply the determined phase correction term to the delay-equalized vector to generate a delay-phase-equalized vector.
  • 2. The transceiver circuit of claim 1, further comprising: a digital processing circuit configured to generate the time-variant input vector having the time-variant amplitude; anda signal conversion circuit configured to generate a radio frequency (RF) signal based on the delay-phase-equalized vector.
  • 3. The transceiver circuit of claim 1, wherein the phase correction circuit comprises: a first envelope detector configured to detect a first power envelope associated with the time-variant amplitude of the delay-equalized vector;a phase correction lookup table (LUT) circuit configured to determine the reference phase offset corresponding to the reference frequency based on the detected first power envelope;a phase equalizer circuit configured to equalize the delay-equalized vector to generate a phase-equalized vector having a second time-variant amplitude;a second envelope detector configured to determine a second power envelope associated with the second time-variant amplitude;a scaling circuit configured to: determine a scaling factor as a function of the first power envelope and the second power envelope; andscale the reference phase offset based on the determined scaling factor to thereby generate the phase correction term; anda phase shifter circuit configured to apply the phase correction term to the delay-equalized vector to generate the delay-phase-equalized vector.
  • 4. The transceiver circuit of claim 3, wherein the scaling circuit comprises: a divider configured to divide the second power envelope by the first power envelope to thereby determine the scaling factor; anda multiplier configured to multiply the reference phase offset by the scaling factor to thereby generate the phase correction term.
  • 5. The transceiver circuit of claim 3, wherein the reference frequency is a center frequency among the plurality of transmission frequencies.
  • 6. The transceiver circuit of claim 3, wherein the filter circuit is further configured to equalize the delay-equalized vector based on finite impulse response (FIR) filter.
  • 7. The transceiver circuit of claim 3, wherein the phase correction circuit further comprises a delay tap configured to delay the delay-equalized vector to thereby align the first power envelope with the second power envelope at the scaling circuit.
  • 8. The transceiver circuit of claim 1, wherein the phase correction circuit comprises: a first envelope detector configured to detect a first power envelope associated with the time-variant amplitude of the delay-equalized vector;a delay lookup table (LUT) circuit configured to determine a reference delay offset corresponding to the reference frequency based on the determined first power envelope;a filter circuit configured to equalize the delay-equalized vector to generate a first delay-equalized vector;a delay tap configured to delay the delay-equalized vector to generate a second delay-equalized vector;a scaling circuit configured to: determine a scaling factor as a function of the first delay-equalized vector and the second delay-equalized vector; andscale the reference delay offset based on the determined scaling factor to thereby generate a delay correction term;a delay circuit configured to apply the delay correction term to the delay-equalized vector to generate a third delay-equalized vector associated with the time-variant amplitude;a second envelope detector configured to detect a second power envelope associated with the time-variant amplitude of the third delay-equalized vector;a phase correction LUT circuit configured to determine the phase correction term based on the determined second power envelope; anda phase shifter circuit configured to apply the phase correction term to the third delay-equalized vector to generate the delay-phase-equalized vector.
  • 9. The transceiver circuit of claim 8, wherein the scaling circuit comprises: a divider configured to divide the first delay-equalized vector by the second delay-equalized vector to thereby generate the scaling factor; anda multiplier configured to multiply the reference delay offset by the scaling factor to generate the delay correction term.
  • 10. The transceiver circuit of claim 8, wherein the reference frequency is a center frequency among the plurality of transmission frequencies.
  • 11. The transceiver circuit of claim 8, wherein the filter circuit is further configured to equalize the delay-equalized vector based on finite impulse response (FIR) filter.
  • 12. A transmission circuit comprising: a power amplifier circuit configured to amplify a radio frequency (RF) signal based on a modulated voltage for transmission in a plurality of transmission frequencies; anda transceiver circuit comprising: a digital processing circuit configured to generate a time-variant input vector modulated for transmission in the plurality of transmission frequencies, the time-variant input vector is associated with a time-variant amplitude and a variable group delay that varies in accordance with the time-variant amplitude in each of the plurality of transmission frequencies;a delay equalizer circuit configured to: receive the time-variant input vector;equalize the time-variant input vector to thereby convert the variable group delay in each of the plurality of transmission frequencies into a respective constant group delay across the time-variant amplitude such that a respective variable phase error associated with the variable group delay in each of the plurality of transmission frequencies can become linearly related; andgenerate a delay-equalized vector associated with the time-variant amplitude and having the respective constant group delay in a respective one of the plurality of transmission frequencies;a phase correction circuit configured to: determine a reference phase offset corresponding to a reference frequency selected among the plurality of transmission frequencies;superimpose the reference phase offset on the respective variable phase error of the respective one of the plurality of transmission frequencies to thereby determine a phase correction term configured to correct the respective variable phase error in the respective one of the plurality of transmission frequencies; andapply the determined phase correction term to the delay-equalized vector to generate a delay-phase-equalized vector; anda signal conversion circuit configured to generate the RF signal based on the delay-phase-equalized vector.
  • 13. The transmission circuit of claim 12, further comprising a power management integrated circuit (PMIC) configured to generate the modulated voltage based on a modulated target voltage.
  • 14. The transmission circuit of claim 13, wherein the transceiver circuit further comprises a target voltage circuit configured to generate the modulated target voltage based on the time-variant amplitude of the time-variant input vector.
  • 15. The transmission circuit of claim 12, wherein the phase correction circuit comprises: a first envelope detector configured to detect a first power envelope associated with the time-variant amplitude of the delay-equalized vector;a phase correction lookup table (LUT) circuit configured to determine a reference phase offset corresponding to a reference frequency based on the detected first power envelope;a phase equalizer circuit configured to equalize the delay-equalized vector to generate a phase-equalized vector having a second time-variant amplitude;a second envelope detector configured to determine a second power envelope associated with the second time-variant amplitude;a scaling circuit configured to: determine a scaling factor as a function of the first power envelope and the second power envelope; andscale the reference phase offset based on the determined scaling factor to thereby generate the phase correction term; anda phase shifter circuit configured to apply the phase correction term to the delay-equalized vector to generate the delay-phase-equalized vector.
  • 16. The transmission circuit of claim 15, wherein the scaling circuit comprises: a divider configured to divide the second power envelope by the first power envelope to thereby determine the scaling factor; anda multiplier configured to multiply the reference phase offset by the scaling factor to thereby generate the phase correction term.
  • 17. The transmission circuit of claim 15, wherein the reference frequency is a center frequency among the plurality of transmission frequencies.
  • 18. The transmission circuit of claim 15, wherein the filter circuit is further configured to equalize the delay-equalized vector based on a finite impulse response (FIR) filter.
RELATED APPLICATIONS

This application claims the benefit of provisional patent application Ser. No. 63/245,151, filed Sep. 16, 2021, the disclosure of which is hereby incorporated herein by reference in its entirety.

US Referenced Citations (159)
Number Name Date Kind
4797898 Martinez Jan 1989 A
5793821 Norrell Aug 1998 A
6275685 Wessel et al. Aug 2001 B1
6630862 Perthold et al. Oct 2003 B1
6760451 Craven Jul 2004 B1
6806767 Dow Oct 2004 B2
6947711 Leyonhjelm Sep 2005 B1
7076225 Li et al. Jul 2006 B2
7170342 Suzuki et al. Jan 2007 B2
7430248 McCallister Sep 2008 B2
7583754 Liu Sep 2009 B2
7663436 Takano et al. Feb 2010 B2
7683713 Hongo Mar 2010 B2
7755429 Nguyen et al. Jul 2010 B2
7859338 Bajdechi et al. Dec 2010 B2
7889820 Murthy et al. Feb 2011 B2
7978009 Mu Jul 2011 B2
8605819 Lozhkin Dec 2013 B2
8649745 Bai et al. Feb 2014 B2
8749309 Ho et al. Jun 2014 B2
8831544 Walker et al. Sep 2014 B2
8884692 Lee Nov 2014 B2
9001947 Wyville Apr 2015 B2
9036734 Mauer et al. May 2015 B1
9065504 Kwon et al. Jun 2015 B2
9112413 Barth et al. Aug 2015 B2
9356760 Larsson et al. May 2016 B2
9438196 Smith et al. Sep 2016 B2
9461596 Ozard Oct 2016 B1
9560595 Dakshinamurthy et al. Jan 2017 B2
9692366 Pilgram Jun 2017 B2
9705477 Velazquez Jul 2017 B2
9973370 Langer et al. May 2018 B1
10177719 Gazneli et al. Jan 2019 B2
10305435 Murugesu et al. May 2019 B1
10326408 Khlat et al. Jun 2019 B2
10361744 Khlat Jul 2019 B1
10476437 Nag et al. Nov 2019 B2
10778345 El-Hassan et al. Sep 2020 B2
11005368 Bansal et al. May 2021 B2
11088660 Lin et al. Aug 2021 B2
11387789 Khlat et al. Jul 2022 B2
11424719 Khlat Aug 2022 B2
11483186 Casper et al. Oct 2022 B2
11569783 Nomiyama et al. Jan 2023 B2
11637531 Perreault et al. Apr 2023 B1
20010054974 Wright Dec 2001 A1
20020190811 Sperber Dec 2002 A1
20030042979 Gurvich Mar 2003 A1
20040239446 Gurvich Dec 2004 A1
20050100105 Jensen May 2005 A1
20050254659 Heinsen Nov 2005 A1
20060068710 Jensen Mar 2006 A1
20060209981 Kluesing et al. Sep 2006 A1
20060217083 Braithwaite Sep 2006 A1
20070032208 Choi et al. Feb 2007 A1
20080009258 Safarian Jan 2008 A1
20080074209 Ceylan et al. Mar 2008 A1
20080161073 Park et al. Jul 2008 A1
20080246550 Biedka et al. Oct 2008 A1
20090004981 Eliezer Jan 2009 A1
20090061787 Koller et al. Mar 2009 A1
20090074106 See et al. Mar 2009 A1
20090125264 Betts May 2009 A1
20090141830 Ye Jun 2009 A1
20090232260 Hayashi Sep 2009 A1
20090302945 Catoiu Dec 2009 A1
20100135439 Lackey Jun 2010 A1
20100298030 Howard Nov 2010 A1
20110095826 Hadjichristos et al. Apr 2011 A1
20110182347 Cheung Jul 2011 A1
20110227767 O'Brien Sep 2011 A1
20120068748 Stojanovic Mar 2012 A1
20120139635 Ho et al. Jun 2012 A1
20120189081 Omoto et al. Jul 2012 A1
20120244824 Entezari Sep 2012 A1
20120256688 Onishi Oct 2012 A1
20130141062 Khlat Jun 2013 A1
20130214858 Tournatory et al. Aug 2013 A1
20130222057 Henshaw Aug 2013 A1
20130243129 Okuni Sep 2013 A1
20140028368 Khlat Jan 2014 A1
20140029683 Morris et al. Jan 2014 A1
20140055199 Takano et al. Feb 2014 A1
20140062590 Khlat et al. Mar 2014 A1
20140062599 Xu et al. Mar 2014 A1
20140065989 McLaurin Mar 2014 A1
20140072307 Zamani Mar 2014 A1
20140084996 Schwent et al. Mar 2014 A1
20140105264 McLaurin et al. Apr 2014 A1
20140184337 Nobbe et al. Jul 2014 A1
20140213196 Langer et al. Jul 2014 A1
20140232470 Wilson Aug 2014 A1
20140266432 Scott et al. Sep 2014 A1
20140315504 Sakai et al. Oct 2014 A1
20140361837 Strange et al. Dec 2014 A1
20150028946 Al-Qaq et al. Jan 2015 A1
20150126142 Meredith May 2015 A1
20150333781 Alon et al. Nov 2015 A1
20160173030 Langer et al. Jun 2016 A1
20160174293 Mow et al. Jun 2016 A1
20160182099 Boddupally et al. Jun 2016 A1
20160182100 Menkhoff et al. Jun 2016 A1
20160301432 Shizawa et al. Oct 2016 A1
20160322992 Okawa Nov 2016 A1
20170005676 Yan et al. Jan 2017 A1
20170104502 Pratt Apr 2017 A1
20170149457 Mayer May 2017 A1
20170170838 Pagnanelli Jun 2017 A1
20170338842 Pratt Nov 2017 A1
20170353197 Ruffieux Dec 2017 A1
20180034418 Blednov Feb 2018 A1
20180175813 Scott et al. Jun 2018 A1
20180226923 Nagamori Aug 2018 A1
20180248570 Camuffo Aug 2018 A1
20190041890 Chen et al. Feb 2019 A1
20190058530 Rainish Feb 2019 A1
20190068234 Khlat et al. Feb 2019 A1
20190238152 Pagnanelli Aug 2019 A1
20190245496 Khlat et al. Aug 2019 A1
20190296929 Milicevic et al. Sep 2019 A1
20190319583 El-Hassan et al. Oct 2019 A1
20190356285 Khlat et al. Nov 2019 A1
20200106392 Khlat et al. Apr 2020 A1
20200119699 Nishihara et al. Apr 2020 A1
20200136563 Khlat Apr 2020 A1
20200136568 Hosoda et al. Apr 2020 A1
20200162030 Drogi et al. May 2020 A1
20200204422 Khlat Jun 2020 A1
20200259685 Khlat Aug 2020 A1
20200295713 Khlat Sep 2020 A1
20200336111 Khlat Oct 2020 A1
20210058970 Kwak et al. Feb 2021 A1
20210067097 Wang et al. Mar 2021 A1
20210099136 Drogi et al. Apr 2021 A1
20210143859 Hageraats et al. May 2021 A1
20210194517 Mirea et al. Jun 2021 A1
20210194740 Aldana et al. Jun 2021 A1
20210281228 Khlat Sep 2021 A1
20210399690 Panseri et al. Dec 2021 A1
20220021348 Philpott et al. Jan 2022 A1
20220216834 Myoung et al. Jul 2022 A1
20220360229 Khlat Nov 2022 A1
20220407462 Khlat Dec 2022 A1
20220407463 Khlat et al. Dec 2022 A1
20220407464 Khlat et al. Dec 2022 A1
20220407465 Khlat Dec 2022 A1
20220407478 Khlat et al. Dec 2022 A1
20220416730 Su et al. Dec 2022 A1
20230065760 Hellberg Mar 2023 A1
20230080621 Khlat Mar 2023 A1
20230080652 Khlat et al. Mar 2023 A1
20230081095 Khlat Mar 2023 A1
20230082145 Lin et al. Mar 2023 A1
20230155614 Jelonnek May 2023 A1
20230238927 Kay et al. Jul 2023 A1
20230387859 Drogi et al. Nov 2023 A1
20240372665 Khoryaev et al. Nov 2024 A1
20240426954 Guan et al. Dec 2024 A1
Foreign Referenced Citations (36)
Number Date Country
112015001348 Jul 2017 BR
1151229 Jun 1997 CN
1550064 Nov 2004 CN
1706096 Dec 2005 CN
1326321 Jul 2007 CN
101036289 Sep 2007 CN
101651459 Feb 2010 CN
105812073 Jul 2016 CN
107483021 Dec 2017 CN
110798155 Feb 2020 CN
110855251 Feb 2020 CN
111064438 Apr 2020 CN
210693998 Jun 2020 CN
112995079 Jun 2021 CN
113055324 Jun 2021 CN
113659938 Nov 2021 CN
113055324 Dec 2021 CN
116015223 Apr 2023 CN
113659938 May 2023 CN
116794580 Sep 2023 CN
118117977 May 2024 CN
118117977 Nov 2024 CN
2705604 Mar 2014 EP
2582041 Apr 2018 EP
2232713 Oct 2018 EP
3416340 Dec 2018 EP
2011211533 Oct 2011 JP
2015099972 May 2015 JP
WO-2007092794 Aug 2007 WO
2010011551 Jan 2010 WO
2010135711 Nov 2010 WO
2014026178 Feb 2014 WO
2021042088 Mar 2021 WO
2023150539 Aug 2023 WO
2023150545 Aug 2023 WO
2023150587 Aug 2023 WO
Non-Patent Literature Citations (65)
Entry
International Search Report and Written Opinion for International Patent Application No. PCT/US2022/043600, mailed Jan. 11, 2023, 15 pages.
Non-Final Office Action for U.S. Appl. No. 17/942,472, mailed Feb. 16, 2023, 13 pages.
Extended European Search Report for European Patent Application No. 22195382.1, mailed Feb. 1, 2023, 26 pages.
Extended European Search Report for European Patent Application No. 22195683.2, mailed Feb. 10, 2023, 12 pages.
Notice of Allowance for U.S. Appl. No. 17/700,685, mailed Apr. 5, 2024, 7 pages.
Final Office Action for U.S. Appl. No. 17/689,232, mailed Mar. 26, 2024, 28 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 17/700,700, mailed Feb. 28, 2024, 5 pages.
Advisory Action U.S. Appl. No. 17/689,232, mailed May 23, 2024, 3 pages.
Non-Final Office Action for U.S. Appl. No. 17/689,232, mailed Jul. 17, 2024, 22 pages.
Non-Final Office Action for U.S. Appl. No. 17/700,826, mailed May 15, 2024, 28 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/061734, mailed May 30, 2023, 15 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/061741, mailed Jun. 1, 2023, 14 pages.
Invitation to Pay Additional Fees and Partial International Search for International Patent Application No. PCT/US2023/061804, mailed May 26, 2023, 10 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/061804, mailed Jul. 17, 2023, 20 pages.
Final Office Action for U.S. Appl. No. 17/939,350, mailed May 21, 2024, 11 pages.
Final Office Action for U.S. Appl. No. 17/942,472, mailed Jul. 19, 2023, 16 pages.
Advisory Action for U.S. Appl. No. 17/942,472, mailed Sep. 15, 2023, 3 pages.
Notice of Allowance for U.S. Appl. No. 17/942,472, mailed Oct. 18, 2023, 10 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/019267, mailed Aug. 3, 2023, 14 pages.
Paek, J.-S. et al., “Design of Boosted Supply Modulator With Reverse Current Protection for Wide Battery Range in Envelope Tracking Operation,” IEEE Transactions on Microwave Theory and Techniques, vol. 67, No. 1, Jan. 2019, pp. 183-194.
Non-Final Office Action for U.S. Appl. No. 17/700,685, mailed Dec. 22, 2023, 24 pages.
Non-Final Office Action for U.S. Appl. No. 17/689,232, mailed Dec. 11, 2023, 27 pages.
Notice of Allowance and Examiner-Initiated Interview Summary for U.S. Appl. No. 17/737,300, mailed Dec. 19, 2023, 12 pages.
Notice of Allowance for U.S. Appl. No. 17/700,700, mailed Oct. 23, 2023, 9 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 17/700,700, mailed Nov. 8, 2023, 5 pages.
Extended European Search Report for European Patent Application No. 23174010.1, mailed Oct. 10, 2023, 10 pages.
Corrected Notice of Allowability for U.S. Appl. No. 17/737,300, mailed Dec. 27, 2023, 8 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/060303, mailed Apr. 11, 2023, 12 pages.
Cho, M., “Analog Predistortion for Improvement of RF Power Amplifier Efficiency and Linearity,” A Dissertation presented to the Academic Faculty in partial fulfillment of the requirements for the degree Doctor of Philosophy in the School of Electrical and Computer Engineering, Georgia Institute of Technology, Aug. 2016, available from the Internet: [URL: https://repository.gatech.edu/server/api/core/bitstreams/b8fe5cbb-e5db-4efe-b9a2-eaad5f671f14/content], 113 pages.
Kwak, T.-W. et al., “A 2W CMOS Hybrid Switching Amplitude Modulator for EDGE Polar Transmitters,” IEEE Journal of Solid-State Circuits, vol. 42, No. 12, Dec. 2007, IEEE, pp. 2666-2676.
Paek, J.-S. et al., “A -137 dBm/Hz Noise, 82% Efficiency AC-Coupled Hybrid Supply Modulator With Integrated Buck-Boost Converter,” IEEE Journal of Solid-State Circuits, vol. 51, No. 11, Nov. 2016, IEEE pp. 2757-2768.
Non-Final Office Action for U.S. Appl. No. 17/737,300, mailed Aug. 28, 2023, 14 pages.
Extended European Search Report for European Patent Application No. 23153108.8, mailed Jun. 20, 2023, 18 pages.
Non-Final Office Action for U.S. Appl. No. 17/700,700, mailed Apr. 13, 2023, 11 pages.
Bai, W.-D. et al., “Principle of Vector Synthesis Predistortion Linearizers Controlling AM/AM and AM/PM Independently,” 2016 IEEE International Conference on Ubiquitous Wireless Broadband (ICUWB), Oct. 16-19, 2016, Nanjing, China, IEEE, 3 pages.
Extended European Search Report for European Patent Application No. 22195695.6, mailed Feb. 14, 2023, 12 pages.
Extended European Search Report for European Patent Application No. 22196188.1, mailed Feb. 2, 2023, 25 pages.
U.S. Appl. No. 17/700,685, filed Mar. 22, 2022.
U.S. Appl. No. 17/689,232, filed Mar. 8, 2022.
U.S. Appl. No. 17/714,244, filed Apr. 6, 2022.
U.S. Appl. No. 17/737,300, filed May 5, 2022.
U.S. Appl. No. 17/942,472, filed Sep. 12, 2022.
U.S. Appl. No. 17/700,700, filed Mar. 22, 2022.
U.S. Appl. No. 17/939,350, filed Sep. 7, 2022.
U.S. Appl. No. 17/700,826, filed Mar. 22, 2022.
U.S. Appl. No. 17/939,372, filed Sep. 7, 2022.
Williams, P., “Crossover Filter Shape Comparisons,” White Paper, Linea Research, Jul. 2013, 13 pages.
Corrected Notice of Allowability for U.S. Appl. No. 17/942,472, mailed Nov. 17, 2023, 6 pages.
Non-Final Office Action for U.S. Appl. No. 17/939,350, mailed Jan. 17, 2024, 11 pages.
Hammi et al., “Temperature Compensated Digital Predistorter for 3G Power Amplifiers,” Electronics, Circuit and Systems, 2005, Dec. 11, 2005, pp. 1-4.
Hao et al., “Hybrid Analog/Digital Linearization Based on Dual-Domain Decomposition of Nonlinearity,” 2019 IEEE Asia-Pacific Microwave Conference, Dec. 10, 2019, pp. 156-158.
Lee et al., “Fully Automated Adaptive Analog Predistortion Power Amplifier in WCDMA Applications,” 2005 European Microwave Conference CNIT La Defense, Paris, France, vol. 2, Oct. 4, 2005, pp. 967-970.
Li et al., “Analog Predistorter Averaged Digital Predistortion for Power Amplifiers in Hybrid Beam-Forming Multi-Input Multi-Output Transmitter,” IEEE Access, vol. 8, Aug. 1, 2020, pp. 146145-146153.
Tome et al., “Hybrid Analog/Digital Linearizatio nof GaN HEMT-Based Power Amplifiers,” IEEE Transactions on Microwave Theory and Techniques, vol. 67, No. 1, Jan. 1, 2019, pp. 288-294.
Notice of Allowance for U.S. Appl. No. 17/689,232, mailed Oct. 21, 2024, 10 pages.
Notice of Allowance for U.S. Appl. No. 17/714,244, mailed Sep. 16, 2024, 8 pages.
Non-Final Office Action for U.S. Appl. No. 17/939,350, mailed Sep. 6, 2024, 8 pages.
Notice of Allowance and Examiner-Initiated Interview Summary for U.S. Appl. No. 17/700,826, mailed Sep. 11, 2024, 10 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/060803, mailed May 19, 2023, 13 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/060804, mailed May 4, 2023, 19 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2023/025512, mailed Sep. 28, 2023, 13 pages.
Fu, J.-S. et al., “Improving Power Amplifier Efficiency and Linearity Using a Dynamically Controlled Tunable Matching Network,” IEEE Transactions on Microwave Theory and Techniques, vol. 56, No. 12, Dec. 2008, pp. 3239-3244.
Kim, S. et al., “A Tunable Power Amplifier Employing Digitally Controlled Accumulation-mode Varactor Array for 2.4-GHz Short-range Wireless Communication,” 2016 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), Oct. 25-28, 2016, Jeju, Korea (South), IEEE, pp. 269-272.
Wang, T.-P., “A Fully Integrated W-Band Push-Push CMOS VCO With Low Phase Noise and Wide Tuning Range,”. IEEE Transactions on Ultrasonics, Ferroelectrics, and Frequency Control, vol. 58, No. 7, Jul. 2011, IEEE, pp. 1307-1319.
Wanner, R. et al., “Monolithically Integrated SiGe Push-Push Oscillators in the Frequency Range 50-190 GHZ,” 2006 IEEE Ninth International Symposium on Spread Spectrum Techniques and Applications, Aug. 28-31, 2006, Manaus, Brazil, IEEE, pp. 26-30.
Related Publications (1)
Number Date Country
20230079153 A1 Mar 2023 US
Provisional Applications (1)
Number Date Country
63245151 Sep 2021 US