Analog circuits having improved transistors, and methods therefor

Abstract
Circuits are disclosed that may include a plurality of transistors having controllable current paths coupled between at least a first and second node, the transistors configured to generate an analog electrical output signal in response to an analog input value; wherein at least one of the transistors has a deeply depleted channel formed below its gate that includes a substantially undoped channel region formed over a relatively highly doped screen layer formed over a doped body region.
Description
TECHNICAL FIELD OF THE INVENTION

The present invention relates generally to electronic circuits, and more particularly to analog circuits for generating analog values.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows an integrated circuit (IC) device according to an embodiment.



FIG. 2A shows a deeply depleted channel (DDC) transistor that may be included in embodiments.



FIG. 2B shows a conventional transistor.



FIGS. 3A and 3B show current mirror circuits according to embodiments.



FIG. 4 is a graph showing simulation results of a current mirror circuit according to one particular embodiment.



FIG. 5 is a block schematic diagram of another IC device according to an embodiment.



FIG. 6 is a graphs showing transistor body biasing variations that can be included in embodiments.



FIGS. 7A to 7D show cascode type current mirror circuits according to embodiments.



FIGS. 8A and 8B show Wilson type current mirror circuits according to embodiments.



FIG. 9 is a block schematic diagram of a further IC device according to an embodiment.



FIG. 10 is a block schematic diagram of an analog circuit having a differential pair of DDC transistors according to an embodiment.



FIG. 11 is a schematic diagram of a differential amplifier circuit according to an embodiment.



FIGS. 12A to 12C are graphs showing simulation results for a differential amplifier circuit according to one particular embodiment.



FIGS. 13A to 13C are schematic diagrams of differential amplifier circuits according to further embodiments.



FIG. 14 is a schematic diagram of an analog comparator circuit according to an embodiment.



FIGS. 15A and 15B are graphs showing simulation results according to a conventional comparator circuit and according to a particular embodiment.



FIG. 16 is a block schematic diagram of an operational amplifier according to an embodiment.



FIGS. 17A and 17B are block diagrams of IC devices according to various embodiments.



FIG. 18 shows a DDC transistor that may be included in embodiments.



FIG. 19 shows another DDC transistor that may be included in embodiments.





DETAILED DESCRIPTION OF THE INVENTION

Various embodiments of the present invention will now be described in detail with reference to a number of drawings. The embodiments show analog circuits and related methods that may be included in integrated circuit devices to provide improved performance over conventional analog circuit approaches.


In the various embodiments below, like items are referred to by the same reference character but the leading digit(s) corresponding to the figure number.


Referring now to FIG. 1 an integrated circuit (IC) device according to one embodiment is shown in a top plan view, and designated by the general reference character 100. An IC device 100 may be formed as a “die” having substrate 101 containing the various circuits therein. An IC device 100 may include one or more circuit sections, and FIG. 1 identifies four circuit sections as 102-0 to 102-3. Any or all of circuit sections (102-0 to 102-3) may include analog circuit blocks that perform analog functions for the IC device 100.


In the embodiment shown, circuit section 102-3 can be an analog circuit block that includes one or more analog circuits, one shown as 104. An analog circuit 104 may generate an analog voltage and/or current within IC device 100 to enable a circuit function. An analog circuit 104 may generate an output analog value in response to an input analog value and/or may generate an output analog value based on biasing conditions, as but two examples. Accordingly, an analog circuit 104 may include one or more output nodes (two shown as 106-0, 106-1) and may or may not include input nodes (two shown as 108-0, 108-1). It is noted that in some embodiments, an output node and input node may be the same node.


Referring still to FIG. 1, an analog circuit 104 may include one or more “deeply depleted channel” (DDC) transistors. A DDC transistor includes both a highly doped “screening” layer below a gate that defines the extent of the depletion region below the gate in operation, and an undoped channel extending between source and drain of a transistor. Typically, to prevent contamination of the undoped channel, transistors are manufactured without halo or “pocket” implants, and anneal conditions are tightly controlled to prevent unwanted diffusion of dopants into the undoped channel. To improve threshold voltage control and reduce variability in threshold voltage, conventional threshold voltage (Vt) implants and threshold voltage modifying halo implants are also avoided. Instead, a threshold voltage set layer can be grown as a blanket or as selective epitaxial layers and doped by controlled implants, diffusion from the screen layer, or substitutional deposition. This threshold voltage set layer is used to finely adjust or tune the threshold voltage of individual or blocks of transistors. Such a threshold voltage set layer is positioned between the undoped channel and the screen layer and may alternatively contact or be separated from the screen layer. As compared to conventional doped channel transistors, such DDC transistors can be more closely matched in device characteristics, in part because they have reduced channel random dopant fluctuations that can result in variable threshold voltage set points. Further examples of DDC transistor structure and manufacture are disclosed in U.S. patent application Ser. No. 12/708,497, filed on Feb. 18, 2010, titled ELECTRONIC DEVICES AND SYSTEMS, AND METHODS FOR MAKING AND USING THE SAME, by Scott E. Thompson et al., as well as U.S. patent application Ser. No. 12/971,884, filed on Dec. 17, 2010 titled LOW POWER SEMICONDUCTOR TRANSISTOR STRUCTURE AND METHOD OF FABRICATION THEREOF and U.S. patent application Ser. No. 12/971,955 filed on Dec. 17, 2010 titled TRANSISTOR WITH THRESHOLD VOLTAGE SET NOTCH AND METHOD OF FABRICATION THEREOF the respective contents of which are incorporated by reference herein.


DDC transistors included within an analog circuit may include n-channel transistors, p-channel transistors, or both. N-channel DDC transistors will be represented in this disclosure by the symbol shown as 110-0 in FIG. 1. P-channel DDC transistors will be represented in this disclosure by the symbol shown as 110-1 in FIG. 1. As noted above, DDC transistors may advantageously include a substantially undoped channel region formed over a relatively highly doped screening layer. As will be described in more detail below, DDC transistors may present analog circuit elements having less variation than conventional counterparts, which can result in improved analog circuit performance as compared to analog circuits constructed with conventional circuit elements of the same size.


Referring now to FIG. 2A, one exemplary representation of a DDC transistor is shown in a side cross sectional view, and designated by the general reference character 210. DDC transistor 210 may include a gate 212 separated from a substrate 224 by a gate insulator 222. A substantially undoped channel region 214 may be formed below gate 212. A doped screening layer 216 may be formed below channel region 214. It is understood that there may be other layers between channel region 214 and screening layer 216 (e.g., a threshold voltage set layer 227). A substrate 224 may be formed of more than one semiconductor layer. As but one example, a substrate may include one or more “epitaxial” layers formed on a bulk semiconductor substrate.


A screening layer 216 may be doped to an opposite conductivity type of the transistor channel type (e.g., an n-channel DDC transistor will have a p-doped screening layer). A screening layer 216 doping concentration may be greater than a concentration of a body region 218. FIG. 2A also shows source and drain regions 220 on opposing lateral sides of channel region 214. Source and drain regions 220 may include a source and drain diffusion. More particular types of DDC source and drain structures, relative to substantially undoped channel region will be described in more detail below.


Threshold voltage set layer 227 can be a doped layer formed between screening layer 216 and substantially undoped channel region 214. Threshold voltage set layer 227 may be doped to achieve a desired threshold voltage in a DDC transistor 210.


Referring to FIG. 2B, one representation of a conventional transistor is shown for comparison to that shown in FIG. 2A. Conventional transistor 205 may include a gate 213 separated from a substrate 225 by a gate insulator 223. A channel region 215 may be formed below a gate 213 between source/drain diffusions 221. A channel region 215 may be doped to a conductivity type opposite to that of source/drain diffusions 221, and the same as that of a transistor body region 219. “Pocket” or “halo” implant regions 223 may be formed between source/drain diffusions 221 and channel region 215.


In this way, an integrated circuit device may include analog circuits formed with DDC transistors.


Referring now to FIG. 3A, one particular example of an analog circuit according to an embodiment is shown in schematic diagram and designated by the general reference character 304-A. Analog circuit 304-A is a current mirror circuit that provides an output current Iout that tracks an input current Iin. Output current Iout may be provided by way of a DDC transistor. An output current (Iout) may more closely track input current (Iin) as compared to conventional circuits employing doped channel devices, as the DDC device threshold voltage may be subject to less variation than a doped channel counterpart.


In the particular embodiment shown, current mirror circuit 304-A may include a reference transistor 326-1 and a mirror transistor 310-00 of a same conductivity type (in this case n-channel devices). A reference transistor 326-1 may have a drain connected to receive input current Iin from a current source 328, a gate connected to its drain, and a source connected, directly or indirectly, to a low power supply node (e.g., VSS node). A reference transistor 326-1 may preferably be a DDC transistor. However, in alternate embodiments, a reference transistor 326-1 may not be a DDC transistor. A mirror transistor 310-00 is a DDC transistor having a gate connected to the gate/drain of reference transistor 326-1, and a source connected, directly or indirectly, to a low power supply node.


Because mirror transistor 310-00 receives a same gate bias as reference transistor 326-1, current (Iout) flowing into mirror transistor 310-00 may track input current (Iin). In the event both transistors (326-1 and 310-00) are DDC transistors, such a tracking may be advantageously closer than a conventional current mirror formed with doped channels, which may suffer from random doping fluctuation leading to greater device mismatch. A mirror transistor 310-00 may be identically sized to a reference transistor 326-1, in which Iout≅Iin, or a mirror transistor 310-00 may be scaled with respect to reference transistor 326-1 by a factor of K, in which case Iout≅K*Iin.


Referring now to FIG. 3B, another example of a current mirror circuit according to an embodiment is shown in schematic diagram and designated by the general reference character 304-B. Current mirror circuit 304-B shows the same general circuit as FIG. 3A, but using p-channel devices. Current mirror circuit 304-B may be subject to the same variations and advantages of that shown in FIG. 3A.


Referring now to FIG. 4, an advantageous response of a current mirror circuit according to an embodiment is shown in a graph. FIG. 4 shows a simulation response of a current mirror like that of FIG. 3A, in which both a reference device 326 and mirror device 310-00 are n-channel DDC transistors of the same size. A vertical axis shows an output current (Iout) provided by mirror device 310-00, and a horizontal axis shows an input current (Iin) sourced to reference device 326-1. Responses of the DDC current mirror are shown by dashed line responses 432-0, -1, -2. Line 432-1 shows a nominal response, corresponding to a typical transistor response for the DDC transistors. Line 432-0 shows a first extreme case response, in which a mirror device 310-00 has a maximum statistical deviation in one direction (+3σ) while a reference device 326 deviates in the opposite direction (−3σ). Line 432-2 shows a second extreme case response, in which the devices vary in the other opposing direction (i.e., mirror device 310-00 is −3σ, while reference device 326 is +3σ).


For comparison, FIG. 4 also includes the same responses noted above, but with a current mirror formed with conventional transistors (shown as solid lines 430-0, -1, -2) of the same size. As shown, a current mirror response according to an embodiment (i.e., 432-0, -1, -2) has a tighter response (i.e., Iout more closely tracks Iin) as compared to the conventional case (430-0, -1, -2).


Referring now to FIG. 5, an IC device according to another embodiment is shown in a block schematic diagram and designated by the general reference character 500. An IC device 500 may include a current mirror circuit 504 and one or more standard bias transistors (one shown as 534). Current mirror circuit 504 may have a configuration like that of FIG. 3A. However, FIG. 5 differs from FIG. 3A in that reference and mirror transistors (526-1 and 510-00) can have bodies that receive a “forward” body bias voltage (V_FBBn). In contrast, a standard bias transistor (e.g., 534) may have a body that receives a standard body bias voltage (V_SBBn). A forward body bias voltage may reduce a threshold voltage of transistors as compared to a standard body bias voltage. Accordingly, in FIG. 5, transistors 526-1 and 510-00 may be considered forward body biased (FBB) DDC devices. FBB DDC devices can have a lower drain-source saturation voltage (VDSAT) than standard body biased counterparts. A lower VDSAT may enable lower power supply voltages and/or may increase an operating range for signals generated by, or operated on, an IC device.



FIG. 6 is a graph showing forward and standard body biasing voltages according to an embodiment. A standard body bias voltage for p-channel transistors V_SBBp may be a relatively high positive voltage, and in some embodiments can be a high power supply voltage VDD. A forward body bias voltage for p-channel transistors V_FBBp may be less than V_SBBp. Similarly, a standard body bias voltage for n-channel transistors V_SBBn may be a relatively low voltage, and in some embodiments can be a low power supply voltage VSS. A forward body bias voltage for n-channel transistors V_FBBn may be greater than V_SBBn.


Different body biasing as described herein may be static (i.e., transistors body biases are substantially constant during device operation), or may be dynamic, changing in response to circuit inputs and/or conditions.


In this way, current mirror circuits may include DDC transistors in various configurations.


Referring now to FIGS. 7A to 7D, additional analog circuits according to embodiments are a shown in schematic diagrams. FIGS. 7A to 7D show cascade type current mirror circuits according to various embodiments. Cascode type current mirror circuits may provide higher output impedance than single stage arrangements like that of FIGS. 3A to 3B.


Referring to FIG. 7A, a current mirror circuit 704-A may include a first reference transistor 726-1 and first mirror transistor 710-00 arranged in the same fashion as FIG. 3A. In addition, second reference transistor 726-1 and second mirror transistor 710-01 may be connected in a cascode type arrangement. In the embodiment shown, all transistors are DDC transistors. However, in alternate embodiments, less than all transistors may be DDC transistors.


Referring to FIG. 7B, a current mirror circuit 704-B may have the same general arrangement as that shown in FIG. 7A, however all transistors may receive a forward body bias voltage V_FBBn. Accordingly, it is understood that current mirror circuit 704-B is included in a device having other n-channel transistors that receive a standard body bias voltage (i.e., a body bias voltage lower than V_FBBn). In alternate embodiments, less than all transistors may be DDC transistors.


Referring to FIG. 7C, a current mirror circuit 704-C may have the same general arrangement as that shown in FIG. 7B, however a body of all transistors may be driven with a bias voltage VBIAS. Further, such a bias voltage may drive the gate-gate connection of the cascode stage formed by transistors 710-01 and 726-2.


Referring to FIG. 7D, a current mirror circuit 704-D may have a similar arrangement as that shown in FIG. 7B. However, in FIG. 7D a cascode stage may be formed by low threshold voltage (Vt) transistors 730 and 732. In the embodiment of FIG. 7D, it is understood that current mirror circuit 704-D is included in a device having other n-channel transistors, and such other re-channel transistors may have a larger Vt than the low Vt devices.


In this way, cascode connected current mirror circuits may include DDC transistors in various configurations.


Referring now to FIGS. 8A and 8B, additional analog circuits according to embodiments are shown in schematic diagrams. FIGS. 8A and 8B show Wilson type current mirror circuits according to various embodiments. Wilson type current mirror circuits may also provide higher output impedance than single stage arrangements like that of FIGS. 3A to 3B.


Referring to FIG. 8A, a current mirror circuit 804-A may include a reference transistor 826, a mirror transistor 810, and an input stage 834. A reference transistor 826 may have a drain connected to receive input current (Iin) from a current source 828 and a source connected, directly or indirectly, to a low power supply node (e.g., VSS node). A mirror transistor 810 may have its gate connected to its drain and to the gate of reference transistor 826, and a source connected, directly or indirectly, to a low power supply node. Input stage 834 may include a first input transistor 836-0 having a drain that provides output current Iout, a gate connected to the drain of reference transistor 826, and a source connected to the drain-gate of mirror transistor 810.


Referring to FIG. 8B, a current mirror circuit 804-B may have the same general arrangement as that shown in FIG. 8A, however input stage 834′ may further include a second input transistor 836-1 having a gate and drain connected to a gate of first input transistor 836-0, and a source connected to the drain of reference transistor 826.


It is noted that in the embodiments of FIGS. 8A and 8B, preferably all transistors may be DDC transistors. However, in alternate embodiments one or more of the transistors may be standard body biased transistors, forward body biased transistors, standard Vt transistors and/or low Vt transistors, as noted above.


In this way, Wilson type current mirror circuits may include DDC transistors in various configurations.


Embodiments of the invention may include analog circuits having transistor constituents split over different device sections, with one such section including DDC transistors. One very particular embodiment showing such an arrangement is set forth in FIG. 9.


Referring to FIG. 9, an IC device is shown in a block diagram and designated by the general reference character 900. An IC device 900 may include an input/output (I/O) section 936 and DDC core section 938. In the embodiment shown, an I/O section 936 may be powered between high power supply voltages VDD and VSS. A DDC core section 938 may include DDC type transistors, and may be powered between lower power supply voltages VcoreH and VcoreL, where VcoreH<VDD and VcoreL>VSS. Circuits within IC device 900 may include transistors in both sections 936 and 938.


In the particular embodiment of FIG. 9, a current mirror circuit 904 is shown that spans sections 936 and 938. More particularly, a current mirror circuit 904 may include a reference transistor 926 formed in I/O section 936, and a mirror transistor 910 formed in DDC core section 938. In particular embodiments, transistors within I/O section 936 may have a thicker gate insulator and/or doping profiles suitable for higher operating voltages than the DDC transistors of section 938.


In this way, analog circuits may span differently powered sections of an IC device.


Referring now to FIG. 10, a further analog circuit according to an embodiment is shown in a block schematic diagram. Circuit 1004 can include a differential pair of DDC transistors 1040, a bias control circuit 1042, and a load circuit 1044. Differential pair 1040 may include a first DDC transistor 1046-0 having a drain connected to load circuit 1044, a gate coupled to a first input IN0, and a source coupled to a bias node 1047, and a second DDC transistor 1046-1 having a drain connected to load circuit 1044, a gate coupled to a second input IN1, and a source coupled to a bias node 1047. Preferably, first and second transistors 1046-0/1 may be matched in size.


A bias control circuit 1042 may be connected between a bias node 1047 and a low power supply node VSS. A load circuit 1044 may be connected between the drains of transistors 1046-0/1 and a high power supply node VDD.


A differential pair 1040 may provide improved compare operations with respect to signals received at inputs IN0 and IN1, as there may be less variation in the Vts of such devices, as their channels do not suffer from random dopant fluctuation.


In this way, an IC device may include a differential pair of DDC transistors.


Referring now to FIG. 11, a particular analog circuit including a differential pair of DDC transistors according to another embodiment is shown in block schematic diagram. FIG. 11 shows a differential amplifier circuit 1104 that includes items like those shown in FIG. 10.



FIG. 11 differs from that of FIG. 10 in that a bias control circuit 1142 may include a bias transistor 1150 having a source-drain path connected between bias node 1147 and a low power supply node VSS, and a gate that receives a bias voltage BIAS_CTRL. Further, a load circuit 1044 may be a current mirror formed with p-channel devices 1148-0/1. An output of differential amplifier OUT may be at a drain-drain connection of transistors 1148-1/1146-1.


Preferably, the transistors of differential amplifier circuit 1104 may all be DDC transistors. However, in alternate embodiments, any of transistors 1148-0/1, 1150 may be conventional transistors and/or low Vt transistors, such low Vt transistors including conventional and/or DDC transistors (i.e., DDC transistors with lower threshold voltages than other like conductivity DDC transistors in the device). Still further, all such transistors may have body biasing variations described herein, including standard body biasing and forward body biasing.


In this way, an IC device may include a differential amplifier that includes DDC transistors.


Referring to FIG. 12A, an advantageous response of a differential amplifier circuit according to an embodiment is shown in a graph. FIG. 12A shows a simulation response of a differential amplifier on a 28 nm generation process, like that of FIG. 11, in which all transistors are DDC transistors having 100 nanometer (nm) gate lengths. A vertical axis shows an output voltage, and a horizontal axis shows an input voltage. Consequently, the response lines are understood to represent an amplifier gain and offset.


Responses of such a DDC based differential amplifier are shown by dashed line responses 1252-0/1. Line 1252-1 shows a nominal response, corresponding to a typical transistor response for the DDC transistors. Line 1252-0 shows an extreme case response, in which a first load transistor 1148-0 has a maximum statistical deviation in one direction (−3σ) while the second load transistor 1148-1 deviates in the opposite direction (+3σ). At the same time, differential pair transistor 1146-0 has maximum statistical deviation (+3σ) opposite to that of the other differential pair transistor 1146-1 and first load transistor 1148-0.


For comparison, FIG. 12A also includes the same responses, but for a differential amplifier having conventional transistors (shown as solid lines 1254-0/1).


As shown, a differential amplifier response according to an embodiment (i.e., 1252-0/2) exhibits less voltage offset due to variation, and may provide greater gain.


Referring to FIG. 12B, a large signal simulation response is shown for the differential amplifier circuit of FIG. 12A. Responses of the DDC based differential amplifier with an extreme mismatch arrangement are shown by dashed lines. An ideal response (e.g., no mismatch) is shown by solid lines.



FIG. 12C shows a same set of responses as FIG. 12A, but in the large signal range. As shown, a DDC based differential amplifier according to an embodiment may provide greater gain and with less offset.


Referring now to FIG. 13A, a portion of a differential amplifier according to a further embodiment is shown in block schematic diagram. FIG. 13A shows a differential amplifier circuit 1304-A that includes items like those shown in FIG. 11.



FIG. 13A differs from FIG. 11 in that a bias control circuit 1342 may include a cascode configuration, including a first bias transistor 1350-0 and second bias transistor 1350-1 having source-drain paths in series between the bias node 1347 and a low power supply node VSS. First and second bias transistors (1350-0/1) may receive a first bias voltage Vbias1 and second bias voltage Vbias2 on their respective gates. It is noted that bias transistors (1350-0/1) may be DDC transistors in some embodiments. However, in other embodiments, one or both of the bias transistors (1350-0/1) may be conventional transistors and/or low Vt transistors. Further, one or both of such transistors may have body biasing variations described herein, including standard body biasing and forward body biasing.


Referring now to FIG. 13B, a portion of another differential amplifier according to an embodiment is shown in block schematic diagram. FIG. 13B shows a differential amplifier circuit 1304-B that includes items like those shown in FIG. 13A. FIG. 13B differs from FIG. 13A in that first and second bias transistors 1350-0/1 as well as transistors 1346-0/1 of the differential pair 1340 may have bodies driven by the bias voltage Vbias1 received at the gate of first bias transistor 1350-0.


Referring now to FIG. 13C, a portion of another differential amplifier according to an embodiment is shown in block schematic diagram. FIG. 13C shows a differential amplifier circuit 1304-C that includes items like those shown in FIG. 13A. FIG. 13C differs from FIG. 13A in that bodies of differential pair transistors 1346-0/1 may be connected to bias node 1347. Such an arrangement may essentially eliminate the body effect on the operation of differential pair 1340.


Referring now to FIG. 14, another analog circuit including a differential pair of DDC transistors according to an embodiment is shown in block schematic diagram. FIG. 14 shows an analog comparator circuit 1404 that can include a differential pair of DDC transistors 1440, an enable switch 1454, a latching driver 1458, and a precharge circuit 1460. Differential pair 1440 may take the form of that shown in FIG. 10, or an equivalent.


An enable switch 1454 may connect common sources (node 1447) of the differential pair 1440 to a power supply node VSS in response to an enable signal EN, to thereby enable a sensing operation of differential pair 1440. In the particular embodiment shown, enable switch 1454 may include a switch transistor 1456 having a source-drain path coupled between node 1447 and VSS, and may have a gate coupled to a receive the enable signal EN.


A latching driver 1458 may latch the differential voltage generated at the drains of differential pair transistors 1446-0 and 1446-1. In the particular embodiment shown, latching driver 1458 may include first conductivity (in this case n-channel) driver transistors 1462-0/1 and second conductivity (in this case p-channel) driver transistors 1464-0/1. Driver transistor 1462-0 may have a source-drain path coupled between a drain of differential pair transistor 1446-0 and a first output node VO, and a gate connected to second output node VOB. Driver transistor 1462-1 may have a source-drain path coupled between a drain of differential pair transistor 1446-1 and a second output node VOB, and gate connected to first output node VO. In a cross-coupled fashion, driver transistor 1464-0 may have a source-drain path coupled between first output node VO and a high power supply VDD, and a gate connected to second output node VOB, and driver transistor 1464-1 may have a source-drain path coupled between second output node VOB and a high power supply VDD, and a gate connected to first output node VO.


Precharge circuit 1460 may precharge first and second output nodes VO/VOB to a precharge voltage prior to a compare operation, and then release such nodes (i.e., allow them to float) during a compare operation. In the very particular embodiment shown, precharge circuit 1460 may precharge output nodes VO/VOB to a high power supply voltage VDD, and includes a first precharge transistor 1466-0 having a source-drain path coupled between first output node VO and a high power supply node VDD, and a gate that receives the enable signal EN, and a second precharge transistor 1466-1 having a source-drain path coupled between second output node VOB and a high power supply node VDD, and a gate that also receives the enable signal EN.


In one embodiment, transistors of an enable switch 1454, a latching driver 1458, and a precharge circuit 1460 may all be DDC transistors. However, in alternate embodiments, any transistors of such circuit sections may be conventional transistors and/or low Vt transistors. Still further, all such transistors may have body biasing variations described herein, including standard body biasing and forward body biasing.


In this way, an IC device may include an analog comparator that employs DDC transistors.


Referring now to FIGS. 15A and 15B, an advantageous response of an analog comparator circuit according to an embodiment is shown in a pair of graphs. FIGS. 15A and 15B are simulation responses of an analog comparator like that of FIG. 14. FIG. 15A shows a response of such an analog comparator with conventional transistors having a “halo” (e.g., pocket) implant. FIG. 15B shows a response of analog comparator of FIG. 14 that includes all DDC transistors.



FIGS. 15A and 15B are Monte Carlo plots generated by placing mismatches on transistors of the analog comparator, and then recording the input difference (VIN−VINB) that results in the comparator driving its output between high and low values (e.g., VDD to VSS, or VSS to VDD). The horizontal axes show the input offset difference, the vertical axes show the number of units exhibiting the offset response.


As shown, the DDC analog comparator results in a smaller offset voltage variation than the conventional case.


Referring now to FIG. 16, a further analog circuit according to an embodiment is shown in block schematic diagram. FIG. 16 shows an operational amplifier (op amp) circuit 1670. An op amp 1670 may include a differential input section 1678, an input bias section 1672, an output bias section 1674, and an output driver circuit 1676. An op amp 1670 may amplify values received between a noninverting input (+) and an inverting input (−).


As shown in FIG. 16, differential input section 1678 may include a differential pair of DDC transistors 1640, as disclosed herein, or an equivalent. In addition or alternatively, input and/or output biasing sections (1672 or 1674) may include one or more current mirrors that employ DDC transistors, as disclosed herein, or equivalents.


In this way, an operational amplifier circuit may include DDC transistors.


While the above embodiments have shown very particular analog circuits, alternate embodiments may include various other analog circuits including but not limited to: high speed I/O circuits, including transceiver circuits; and data converter circuits, including “flash” analog-to-digital converters.


While embodiments above have shown the inclusion of DDC transistors in analog circuits and ICs containing such circuits, the invention may also be conceptualized as an analog IC device having various sections, each section including transistors of a particular type. Examples of such embodiments are shown in FIGS. 17A and 17B.



FIG. 17A is a block schematic diagram of an analog IC device 1700-A according to an embodiment. An analog IC device 1700-A may execute analog signal generating or processing and includes a first section 1780 and one or more other sections (one shown as 1782). In the embodiment of FIG. 17A, a first section 1780 includes DDC transistors, in this embodiment, n-channel DDC transistors. The other section 1782 may include any of: p-channel DDC transistors, p-channel conventional transistors, including standard Vt and/or standard body bias transistors, low Vt p-channel transistors, or p-channel transistors with a forward body bias.



FIG. 17B is a block schematic diagram of an IC device 1700-B like that of FIG. 17A, but with transistor conductivities reversed. Thus, an IC device 1700-B executes analog signal generating or processing functions and includes a first section 1780′ with p-channel DDC transistors, and one or more other sections 1782 that include any of numerous other n-channel transistors.


As noted in conjunction with FIG. 2A, a DDC transistor may take various forms. A DDC transistor according to one very particular embodiment will now be described with reference to FIG. 18. Such a transistor may be included in any of the embodiments shown above, or equivalents.


Referring now to FIG. 18, a DDC according to a very particular embodiment is shown in a side cross sectional view. A DDC transistor 1860 may include a gate 1812 separated from a substrate 1824 by a gate insulator 1822. A gate 1812 may include insulating sidewalls 1868 formed on its sides. Source and drain regions may include a lightly doped drain (LDD) structures 1876 formed over deep source/drain diffusions 1874 to extend towards each other under a portion of the gate. A DDC stacked channel structure may be formed by a substantially undoped channel layer 1814, a threshold voltage (Vt) set layer 1870 formed by epitaxial growth and implant, or alternatively, by controlled out-diffusion from a screening layer 1816 positioned below the undoped channel layer 1814. The screening layer 1816 acts to define termination of the depletion zone below the gate, while the Vt set layer 1870 adjusts Vt to meet transistor design specifications. In the embodiment shown, screening layer 1816 may be implanted into body/bulk region 1818 so that it extends between and in contact with the source and drain diffusions 1874.


In a very particular embodiment, a DDC transistor 1860 may be an n-channel transistor manufactured on a 28 nm generation process, and can have a gate length 1878 suitable to the analog circuit role in which it is employed. In very particular embodiments, such gate lengths may be in the range of about 50 to 120 nm. The screening layer 1816 may have a carrier concentration of greater than about 5×1018 donors/cm3, while an overlying Vt set layer 1870 may have a carrier concentration of about 5×1017 to about 5×1018 donors/cm3. A substantially undoped channel region 1814 may have a carrier concentration of less than about 5×1017 donors/cm3. It is understood that the above noted carrier concentrations are provided by way of example only and alternate embodiments may include different concentrations according to desired performance in an analog circuit.


A DDC transistor according to a further embodiment is shown in FIG. 19, and designated by the general reference character 1960. A DDC transistor 1960 may include items like those shown in FIG. 18, and like items are referred to by the same reference character. DDC transistor 1960 differs from that of FIG. 18 in that screening layer 1816 may be implanted into body/bulk region 1818 so that it extends below the gate without contacting the source and drain diffusions 1874. The above DDC transistors are but particular implementations of a DDC transistor, and should not be construed as unduly limiting the circuit elements included within the various analog circuit embodiments shown herein.


While some analog circuits disclosed herein have included circuit sections with conductivities of one type, alternate embodiments could reverse such conductivities as would be well understood by those skilled the art. As but a few very particular examples, the embodiments shown in FIGS. 5, 7A to 11, 13A to 14, and 16 may be formed with transistor conductivities (and hence power supply nodes) reversed.


Embodiments of the invention, and their equivalents may provide improved performance over conventional circuits by operating with transistors (e.g., DDC transistors) having highly matching characteristics, particularly threshold voltage (Vt). Possible improvements may include faster signal propagation times, as noted above.


Closer matching of transistor characteristics may translate into reductions in transistor size, and hence reductions in device manufacturing cost and/or power consumption. Reduction in size may also result in reduced input capacitance for IC devices receiving input signals on DDC transistor gates. Highly matching transistors at differential inputs may provide greater input range.


Undoped analog circuit transistor channels may allow for shorter channel devices for increased current driving capability and/or driving speed as compared to conventional transistors.


As shown in embodiments above, low transistor variability presented by the inclusion of DDC transistors differential pairs, or the like, can result in amplifier circuits with lower offset voltages. Such an advantage can provide for higher amplifier performance.


It should be appreciated that in the foregoing description of exemplary embodiments of the invention, various features of the invention are sometimes grouped together in a single embodiment, figure, or description thereof for the purpose of streamlining the disclosure and aiding in the understanding of one or more of the various inventive aspects. This method of disclosure, however, is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects lie in less than all features of a single foregoing disclosed embodiment. Thus, the claims following the detailed description are hereby expressly incorporated into this detailed description, with each claim standing on its own as a separate embodiment of this invention.


It is also understood that the embodiments of the invention may be practiced in the absence of an element and/or step not specifically disclosed. That is, an inventive feature of the invention may be elimination of an element.


Accordingly, while the various aspects of the particular embodiments set forth herein have been described in detail, the present invention could be subject to various changes, substitutions, and alterations without departing from the spirit and scope of the invention.

Claims
  • 1. A circuit, comprising: a plurality of transistors having controllable current paths configured to generate an electrical output signal in response to an input signal;wherein a particular transistor of the plurality of transistors has an undoped channel region formed over a doped first layer formed over a highly doped second layer formed over a doped body region;wherein the particular transistor has a bias line coupled to the doped body region, the bias line operable to receive a forward bias voltage to lower a threshold voltage of the particular transistor.
  • 2. The circuit of claim 1, wherein the highly doped second layer defines an extent of a depletion region for the particular transistor and the doped first layer establishes an initial threshold voltage for the particular transistor.
  • 3. The circuit of claim 1, wherein the threshold voltage of the particular transistor is lowered as compared to at least one other transistor of the plurality of transistors.
  • 4. The circuit of claim 1, wherein the undoped channel region is in contact with the doped first layer.
  • 5. The circuit of claim 1, wherein the forward bias voltage is statically maintained during operation of the circuit.
  • 6. The circuit of claim 1, wherein the forward bias voltage is dynamically adjusted during circuit operation.
  • 7. The circuit of claim 1, wherein the undoped channel region, the doped first layer, and the highly doped second layer extend between a source and drain the particular transistor.
  • 8. The circuit of claim 1, wherein the highly doped second layer has a higher dopant concentration than the doped first layer which has a higher dopant concentration than the doped body region.
  • 9. The circuit of claim 1, wherein the undoped channel region, the doped first layer, and the highly doped second layer are distinct layers without being formed by halo or pocket implants.
  • 10. The circuit of claim 1, wherein the plurality of transistors form a current mirror circuit.
  • 11. The circuit of claim 10, wherein the current mirror circuit includes a reference transistor and a mirror transistor, the mirror transistor being the particular transistor.
  • 12. The circuit of claim 11, wherein the reference transistor is identical to the mirror transistor.
  • 13. The circuit of claim 1, wherein the plurality of transistors form a cascode type current mirror circuit.
  • 14. The circuit of claim 13, wherein the cascode type current mirror circuit has a first stage including a first reference transistor and a first mirror transistor and a cascode stage including a second reference transistor and a second mirror transistor, at least one of the first and second mirror transistors being the particular transistor.
  • 15. The circuit of claim 1, wherein the plurality of transistors form a Wilson type current mirror circuit.
  • 16. The circuit of claim 15, wherein the Wilson type current mirror circuit includes reference transistor, a mirror transistor, and an input stage with one or more input transistors, wherein any of the transistors in the Wilson type current mirror circuit is the particular transistor.
  • 17. The circuit of claim 1, wherein the plurality of transistors form a differential pair comparator circuit, the differential pair comparator circuit including first and second differential transistors, at least one of the first and second differential transistors being the particular transistor.
  • 18. The circuit of claim 17, wherein the differential pair comparator circuit is part of a differential amplifier circuit.
  • 19. The circuit of claim 18, wherein the differential amplifier circuit has a cascade configuration.
RELATED APPLICATION

This application is a continuation of U.S. application Ser. No. 13/071,399 filed Mar. 24, 2011 which is incorporated by reference herein.

US Referenced Citations (389)
Number Name Date Kind
3958266 Athanas May 1976 A
4000504 Berger Dec 1976 A
4021835 Etoh et al. May 1977 A
4242691 Kotani et al. Dec 1980 A
4276095 Beilstein, Jr. et al. Jun 1981 A
4315781 Henderson Feb 1982 A
4518926 Swanson May 1985 A
4578128 Mundt et al. Mar 1986 A
4617066 Vasudev Oct 1986 A
4761384 Neppl et al. Aug 1988 A
4780748 Cunningham et al. Oct 1988 A
4819043 Yazawa et al. Apr 1989 A
4855477 Lee Aug 1989 A
4908681 Nishida et al. Mar 1990 A
5034337 Mosher et al. Jul 1991 A
5144378 Hikosaka Sep 1992 A
5156989 Williams et al. Oct 1992 A
5156990 Mitchell Oct 1992 A
5166765 Lee et al. Nov 1992 A
5208473 Komori et al. May 1993 A
5294821 Iwamatsu Mar 1994 A
5298763 Shen et al. Mar 1994 A
5369288 Usuki Nov 1994 A
5373186 Schubert et al. Dec 1994 A
5384476 Nishizawa et al. Jan 1995 A
5426328 Yilmaz et al. Jun 1995 A
5444008 Han et al. Aug 1995 A
5559368 Hu et al. Sep 1996 A
5608253 Liu et al. Mar 1997 A
5622880 Burr et al. Apr 1997 A
5625568 Edwards et al. Apr 1997 A
5641980 Yamaguchi et al. Jun 1997 A
5663583 Matloubian et al. Sep 1997 A
5712501 Davies et al. Jan 1998 A
5719422 Burr et al. Feb 1998 A
5726488 Watanabe et al. Mar 1998 A
5726562 Mizuno Mar 1998 A
5754826 Gamal et al. May 1998 A
5756365 Kakumu May 1998 A
5763921 Okumura et al. Jun 1998 A
5780899 Hu et al. Jul 1998 A
5847419 Imai et al. Dec 1998 A
5856003 Chiu Jan 1999 A
5861334 Rho Jan 1999 A
5877049 Liu et al. Mar 1999 A
5889315 Farrenkopf et al. Mar 1999 A
5895954 Yasumura et al. Apr 1999 A
5899714 Farremkopf et al. May 1999 A
5923067 Voldman Jul 1999 A
5923987 Burr Jul 1999 A
5936868 Hall Aug 1999 A
5946214 Heavlin et al. Aug 1999 A
5985705 Seliskar Nov 1999 A
5989963 Luning et al. Nov 1999 A
6020227 Bulucea Feb 2000 A
6066533 Yu May 2000 A
6072217 Burr Jun 2000 A
6087210 Sohn Jul 2000 A
6087691 Hamamoto Jul 2000 A
6088518 Hsu Jul 2000 A
6091286 Blauschild Jul 2000 A
6096611 Wu Aug 2000 A
6103562 Son et al. Aug 2000 A
6121153 Kikkawa Sep 2000 A
6147383 Kuroda Nov 2000 A
6157073 Lehongres Dec 2000 A
6175582 Naito et al. Jan 2001 B1
6184112 Maszara et al. Feb 2001 B1
6190979 Radens et al. Feb 2001 B1
6194259 Nayak et al. Feb 2001 B1
6218892 Soumyanath et al. Apr 2001 B1
6218895 De et al. Apr 2001 B1
6221724 Yu et al. Apr 2001 B1
6229188 Aoki et al. May 2001 B1
6232164 Tsai et al. May 2001 B1
6245618 An et al. Jun 2001 B1
6271070 Kotani et al. Aug 2001 B2
6271551 Schmitz et al. Aug 2001 B1
6288429 Iwata et al. Sep 2001 B1
6297132 Zhang et al. Oct 2001 B1
6300177 Sundaresan et al. Oct 2001 B1
6313489 Letavic et al. Nov 2001 B1
6320222 Forbes et al. Nov 2001 B1
6326666 Bernstein et al. Dec 2001 B1
6358806 Puchner Mar 2002 B1
6380019 Yu et al. Apr 2002 B1
6391752 Colinge et al. May 2002 B1
6426279 Huster et al. Jul 2002 B1
6432754 Assaderaghi et al. Aug 2002 B1
6444550 Hao et al. Sep 2002 B1
6444551 Ku et al. Sep 2002 B1
6449749 Stine Sep 2002 B1
6461920 Shirahata Oct 2002 B1
6461928 Rodder Oct 2002 B2
6472278 Marshall et al. Oct 2002 B1
6482714 Hieda et al. Nov 2002 B1
6489224 Burr Dec 2002 B1
6492232 Tang et al. Dec 2002 B1
6500739 Wang et al. Dec 2002 B1
6503801 Rouse et al. Jan 2003 B1
6503805 Wang et al. Jan 2003 B2
6506640 Ishida et al. Jan 2003 B1
6518623 Oda et al. Feb 2003 B1
6534373 Yu Mar 2003 B1
6541328 Whang et al. Apr 2003 B2
6541829 Nishinohara et al. Apr 2003 B2
6548842 Bulucea et al. Apr 2003 B1
6551885 Yu Apr 2003 B1
6552377 Yu Apr 2003 B1
6573129 Hoke et al. Jun 2003 B2
6600200 Lustig et al. Jul 2003 B1
6620671 Wang et al. Sep 2003 B1
6624488 Kim Sep 2003 B1
6627473 Oikawa et al. Sep 2003 B1
6630710 Augusto Oct 2003 B1
6660605 Liu Dec 2003 B1
6662350 Fried et al. Dec 2003 B2
6667200 Sohn et al. Dec 2003 B2
6670260 Yu et al. Dec 2003 B1
6693333 Yu Feb 2004 B1
6730568 Sohn May 2004 B2
6737724 Hieda et al. May 2004 B2
6743291 Ang et al. Jun 2004 B2
6743684 Liu Jun 2004 B2
6751519 Satya et al. Jun 2004 B1
6753230 Sohn et al. Jun 2004 B2
6760900 Rategh et al. Jul 2004 B2
6770944 Nishinohara et al. Aug 2004 B2
6787424 Yu Sep 2004 B1
6797553 Adkisson et al. Sep 2004 B2
6797994 Hoke et al. Sep 2004 B1
6808004 Kamm et al. Oct 2004 B2
6808994 Wang Oct 2004 B1
6813750 Usami et al. Nov 2004 B2
6821825 Todd et al. Nov 2004 B2
6822297 Nandakumar et al. Nov 2004 B2
6831292 Currie et al. Dec 2004 B2
6835639 Rotondaro et al. Dec 2004 B2
6881641 Wieczorek et al. Apr 2005 B2
6881987 Sohn Apr 2005 B2
6891439 Jachne et al. May 2005 B2
6893947 Martinez et al. May 2005 B2
6901564 Stine et al. May 2005 B2
6916698 Mocuta et al. Jul 2005 B2
6917237 Tschanz et al. Jul 2005 B1
6928128 Sidiropoulos Aug 2005 B1
6930007 Bu et al. Aug 2005 B2
6930360 Yamauchi et al. Aug 2005 B2
6957163 Ando Oct 2005 B2
6963090 Passlack et al. Nov 2005 B2
6995397 Yamashita et al. Feb 2006 B2
7002214 Boyd et al. Feb 2006 B1
7008836 Algotsson et al. Mar 2006 B2
7013359 Li Mar 2006 B1
7015546 Herr et al. Mar 2006 B2
7015741 Tschanz et al. Mar 2006 B2
7022559 Barnak et al. Apr 2006 B2
7036098 Eleyan et al. Apr 2006 B2
7038258 Liu et al. May 2006 B2
7039881 Regan May 2006 B2
7045456 Murto et al. May 2006 B2
7057216 Ouyang et al. Jun 2006 B2
7061058 Chakravarthi et al. Jun 2006 B2
7064039 Liu Jun 2006 B2
7064399 Babcock et al. Jun 2006 B2
7071103 Chan et al. Jul 2006 B2
7078325 Curello et al. Jul 2006 B2
7078776 Nishinohara et al. Jul 2006 B2
7089515 Hanafi et al. Aug 2006 B2
7119381 Passlack Oct 2006 B2
7122411 Mouli Oct 2006 B2
7127687 Signore Oct 2006 B1
7170120 Datta et al. Jan 2007 B2
7176137 Perug et al. Feb 2007 B2
7186598 Yamauchi et al. Mar 2007 B2
7189627 Wu et al. Mar 2007 B2
7199430 Babcock et al. Apr 2007 B2
7202517 Dixit et al. Apr 2007 B2
7211871 Cho May 2007 B2
7221021 Wu et al. May 2007 B2
7223646 Miyashita et al. May 2007 B2
7226833 White et al. Jun 2007 B2
7226843 Weber et al. Jun 2007 B2
7235822 Li Jun 2007 B2
7256639 Koniaris et al. Aug 2007 B1
7259428 Inaba Aug 2007 B2
7260562 Czajkowski et al. Aug 2007 B2
7294877 Rueckes et al. Nov 2007 B2
7297994 Wieczorek et al. Nov 2007 B2
7301208 Handa et al. Nov 2007 B2
7304350 Misaki Dec 2007 B2
7307471 Gammie et al. Dec 2007 B2
7312500 Miyashita et al. Dec 2007 B2
7323754 Ema et al. Jan 2008 B2
7332439 Lindert et al. Feb 2008 B2
7348629 Chu et al. Mar 2008 B2
7354833 Liaw Apr 2008 B2
7380225 Joshi et al. May 2008 B2
7398497 Sato et al. Jul 2008 B2
7416605 Zollner et al. Aug 2008 B2
7427788 Li et al. Sep 2008 B2
7442971 Wirbeleit et al. Oct 2008 B2
7449733 Inaba et al. Nov 2008 B2
7462908 Bol et al. Dec 2008 B2
7485536 Jin et al. Feb 2009 B2
7487474 Ciplickas et al. Feb 2009 B2
7491988 Tolchinsky et al. Feb 2009 B2
7494861 Chu et al. Feb 2009 B2
7496862 Chang et al. Feb 2009 B2
7496867 Turner et al. Feb 2009 B2
7498637 Yamaoka et al. Mar 2009 B2
7501324 Babcock et al. Mar 2009 B2
7503020 Allen et al. Mar 2009 B2
7507999 Kusumoto et al. Mar 2009 B2
7514766 Yoshida Apr 2009 B2
7521323 Surdeanu et al. Apr 2009 B2
7531393 Doyle et al. May 2009 B2
7531836 Liu et al. May 2009 B2
7538364 Twynam May 2009 B2
7538412 Schulze et al. May 2009 B2
7562233 Sheng et al. Jul 2009 B1
7564105 Chi et al. Jul 2009 B2
7566600 Mouli Jul 2009 B2
7592241 Takao Sep 2009 B2
7598142 Ranade et al. Oct 2009 B2
7605041 Ema et al. Oct 2009 B2
7605060 Meunier-Beillard et al. Oct 2009 B2
7605429 Bernstein et al. Oct 2009 B2
7608496 Chu Oct 2009 B2
7615802 Elpelt et al. Nov 2009 B2
7622341 Chudzik et al. Nov 2009 B2
7642140 Bae et al. Jan 2010 B2
7644377 Saxe et al. Jan 2010 B1
7645665 Kubo et al. Jan 2010 B2
7651920 Siprak Jan 2010 B2
7655523 Babcock et al. Feb 2010 B2
7673273 Madurawe et al. Mar 2010 B2
7675126 Cho Mar 2010 B2
7675317 Perisetty Mar 2010 B2
7678638 Chu et al. Mar 2010 B2
7681628 Joshi et al. Mar 2010 B2
7682887 Dokumaci et al. Mar 2010 B2
7683442 Burr et al. Mar 2010 B1
7696000 Liu et al. Apr 2010 B2
7704822 Jeong Apr 2010 B2
7704844 Zhu et al. Apr 2010 B2
7709828 Braithwaite et al. May 2010 B2
7723750 Zhu et al. May 2010 B2
7741138 Cho Jun 2010 B2
7745270 Shah et al. Jun 2010 B2
7750374 Capasso et al. Jul 2010 B2
7750381 Hokazono et al. Jul 2010 B2
7750405 Nowak Jul 2010 B2
7750682 Bernstein et al. Jul 2010 B2
7755144 Li et al. Jul 2010 B2
7755146 Helm et al. Jul 2010 B2
7759206 Luo et al. Jul 2010 B2
7759714 Itoh et al. Jul 2010 B2
7761820 Berger et al. Jul 2010 B2
7795677 Bangsaruntip et al. Sep 2010 B2
7808045 Kawahara et al. Oct 2010 B2
7808410 Kim et al. Oct 2010 B2
7818702 Mandelman et al. Oct 2010 B2
7829402 Matocha et al. Nov 2010 B2
7831873 Trimberger et al. Nov 2010 B1
7867835 Lee et al. Jan 2011 B2
7883977 Babcock et al. Feb 2011 B2
7888747 Hokazono Feb 2011 B2
7895546 Lahner et al. Feb 2011 B2
7897495 Ye et al. Mar 2011 B2
7906413 Cardone et al. Mar 2011 B2
7906813 Kato Mar 2011 B2
7910419 Fenouillet-Beranger et al. Mar 2011 B2
7919791 Flynn et al. Apr 2011 B2
7926018 Moroz et al. Apr 2011 B2
7941776 Majumder et al. May 2011 B2
7945800 Gomm et al. May 2011 B2
7948008 Liu et al. May 2011 B2
7952147 Ueno et al. May 2011 B2
7960232 King et al. Jun 2011 B2
7960238 Kohli et al. Jun 2011 B2
7968400 Cai Jun 2011 B2
7968411 Williford Jun 2011 B2
7989900 Haensch et al. Aug 2011 B2
8004024 Furukawa et al. Aug 2011 B2
8012827 Yu et al. Sep 2011 B2
8039332 Bernard et al. Oct 2011 B2
8046598 Lee Oct 2011 B2
8048791 Hargrove et al. Nov 2011 B2
8048810 Tsai et al. Nov 2011 B2
8049157 Nishi et al. Nov 2011 B2
8051340 Cranford, Jr. et al. Nov 2011 B2
8067279 Sadra et al. Nov 2011 B2
8105891 Yeh et al. Jan 2012 B2
8106424 Schruefer Jan 2012 B2
8106481 Rao Jan 2012 B2
8119482 Bhalla et al. Feb 2012 B2
8120069 Hynecek Feb 2012 B2
8129246 Babcock et al. Mar 2012 B2
8129797 Chen et al. Mar 2012 B2
8134159 Hokazono Mar 2012 B2
8143120 Kerr et al. Mar 2012 B2
8143124 Challa et al. Mar 2012 B2
8143678 Kim et al. Mar 2012 B2
8148774 Mori et al. Apr 2012 B2
8163619 Yang et al. Apr 2012 B2
8169002 Chang et al. May 2012 B2
8170857 Joshi et al. May 2012 B2
8173499 Chung et al. May 2012 B2
8173502 Yan et al. May 2012 B2
8176461 Trimberger May 2012 B1
8178430 Kim et al. May 2012 B2
8183096 Wirbeleit May 2012 B2
8183107 Mathur et al. May 2012 B2
8185865 Gupta et al. May 2012 B2
8201122 Dewey, III et al. Jun 2012 B2
8214190 Joshi et al. Jul 2012 B2
8225255 Ouyang et al. Jul 2012 B2
8227307 Chen et al. Jul 2012 B2
8236661 Dennard et al. Aug 2012 B2
8239803 Kobayashi Aug 2012 B2
8266567 El Yahyaoui et al. Sep 2012 B2
8404551 Ranade et al. Mar 2013 B2
8421162 Shifren et al. Apr 2013 B2
8461875 Thompson et al. Jun 2013 B1
20010014495 Yu Aug 2001 A1
20020042184 Nandakumar et al. Apr 2002 A1
20030006415 Yokogawa et al. Jan 2003 A1
20030047763 Hieda et al. Mar 2003 A1
20030122203 Nishinohara et al. Jul 2003 A1
20030173626 Burr Sep 2003 A1
20030183856 Wieczorek et al. Oct 2003 A1
20040075118 Heinemann et al. Apr 2004 A1
20040075143 Bae et al. Apr 2004 A1
20040084731 Matsuda et al. May 2004 A1
20040180488 Lee Sep 2004 A1
20050116282 Pattanayak et al. Jun 2005 A1
20050250289 Babcock et al. Nov 2005 A1
20050280075 Ema et al. Dec 2005 A1
20060022270 Boyd et al. Feb 2006 A1
20060049464 Rao Mar 2006 A1
20060068555 Zhu et al. Mar 2006 A1
20060068586 Pain Mar 2006 A1
20060071278 Takao Apr 2006 A1
20060154428 Dokumaci Jul 2006 A1
20060203581 Joshi et al. Sep 2006 A1
20060223248 Venugopal et al. Oct 2006 A1
20070040222 Van Camp et al. Feb 2007 A1
20070158790 Rao Jul 2007 A1
20070212861 Chidambarrao et al. Sep 2007 A1
20070238253 Tucker Oct 2007 A1
20080067589 Ito et al. Mar 2008 A1
20080108208 Arevalo et al. May 2008 A1
20080169493 Lee et al. Jul 2008 A1
20080197439 Goerlach et al. Aug 2008 A1
20080227250 Ranade et al. Sep 2008 A1
20080237661 Ranade et al. Oct 2008 A1
20080258198 Bojarczuk et al. Oct 2008 A1
20080272409 Sonkusale et al. Nov 2008 A1
20090057746 Sugll et al. Mar 2009 A1
20090108350 Cai et al. Apr 2009 A1
20090134468 Tsuchiya et al. May 2009 A1
20090302388 Cai et al. Dec 2009 A1
20090311837 Kapoor Dec 2009 A1
20090321849 Miyamura et al. Dec 2009 A1
20100012988 Yang et al. Jan 2010 A1
20100038724 Anderson et al. Feb 2010 A1
20100148153 Hudait et al. Jun 2010 A1
20100149854 Vora Jun 2010 A1
20100187641 Zhu et al. Jul 2010 A1
20110059588 Kang Mar 2011 A1
20110073961 Dennard et al. Mar 2011 A1
20110074498 Thompson et al. Mar 2011 A1
20110079860 Verhulst Apr 2011 A1
20110079861 Shifren et al. Apr 2011 A1
20110095811 Chi et al. Apr 2011 A1
20110169082 Zhu et al. Jul 2011 A1
20110175170 Wang et al. Jul 2011 A1
20110180880 Chudzik et al. Jul 2011 A1
20110193164 Zhu Aug 2011 A1
20110248352 Shifren Oct 2011 A1
20110309447 Arghavani et al. Dec 2011 A1
20120021594 Gurtej et al. Jan 2012 A1
20120056275 Cai et al. Mar 2012 A1
20120065920 Nagumo et al. Mar 2012 A1
20120108050 Chen et al. May 2012 A1
20120167025 Gillespie et al. Jun 2012 A1
20120187491 Zhu et al. Jul 2012 A1
20120190177 Kim et al. Jul 2012 A1
Foreign Referenced Citations (13)
Number Date Country
0274278 Jul 1988 EP
0312237 Apr 1989 EP
0531621 Mar 1993 EP
0683515 Nov 1995 EP
0889502 Jan 1999 EP
1450394 Aug 2004 EP
59193066 Nov 1984 JP
4186774 Jul 1992 JP
8153873 Jun 1996 JP
8288508 Nov 1996 JP
2004087671 Mar 2004 JP
794094 Jan 2008 KR
WO2011062788 May 2011 WO
Non-Patent Literature Citations (24)
Entry
Abiko, H et al., “A Channel Engineering Combined with Channel Epitaxy Optimization and TED Suppression for 0.15 μm n-n Gate CMOS Technology”, 1995 Symposium on VLSI Technology Digest of Technical Papers, pp. 23-24, 1995.
Chau, R et al., “A 50nm Depleted-Substrate CMOS Transistor (DST)”, Electron Device Meeting 2001, IEDM Technical Digest, IEEE International, pp. 29.1.1-29.1.4, 2001.
Ducroquet, F et al. “Fully Depleted Silicon-On-Insulator nMOSFETs with Tensile Strained High Carbon Content Si1-yCy Channel”, ECS 210th Meeting, Abstract 1033, 2006.
Ernst, T et al., “Nanoscaled MOSFET Transistors on Strained Si, SiGe, Ge Layers: Some Integration and Electrical Properties Features”, ECS Trans. 2006, vol. 3, Issue 7, pp. 947-961, 2006.
Goesele, U et al., Diffusion Engineering by Carbon in Silicon, Mat. Res. Soc. Symp. vol. 610, 2000.
Hokazono, A et al., “Steep Channel & Halo Profiles Utilizing Boron-Diffusion-Barrier Layers (Si:C) for 32 nm Node and Beyond”, 2008 Symposium on VLSI Technology Digest of Technical Papers, pp. 112-113, 2008.
Hokazono, A et al., “Steep Channel Profiles in n/pMOS Controlled by Boron-Doped Si:C Layers for Continual Bulk-CMOS Scaling”, IEDM09-676 Symposium, pp. 29.1.1-29.1.4, 2009.
Holland, OW and Thomas, DK “A Method to Improve Activation of Implanted Dopants in SiC”, Oak Ridge National Laboratory, Oak Ridge, TN, 2001.
Kotaki, H., et al., “Novel Bulk Dynamic Threshold Voltage MOSFET (B-DTMOS) with Advanced Isolation (SITOS) and Gate to Shallow-Well Contact (SSS-C) Processes for Ultra Low Power Dual Gate CMOS”, IEDM 96, pp. 459-462, 1996.
Komaragiri, R. et al., “Depletion-Free Poly Gate Electrode Architecture for Sub 100 Nanometer CMOS Devices with High-K Gate Dielectrics”, IEEE,IEDM Tech Dig., San Francisco CA, 833-836, Dec. 13-15, 2004.
Samsudin, K et al., “Integrating Intrinsic Parameter Fluctuation Description into BSIMSOI to Forecast sub-15nm UTB SOI based 6T SRAM Operation”, Solid-State Electronics (50), pp. 86-93, 2006.
Wong, H et al., “Nanoscale CMOS”, Proceedings of the IEEE, Vo. 87, No. 4, pp. 537-570, Apr. 1999.
Lavéant, P. “Incorporation, Diffusion and Agglomeration of Carbon in Silicon”, Solid State Phenomena, vols. 82-84, pp. 189-194, 2002.
Noda, K et al., “A 0.1-μm Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy” IEEE Transactions on Electron Devices, vol. 45, No. 4, pp. 809-814, Apr. 1998.
Ohguro, T et al., “An 0.18-μm CMOS for Mixed Digital and Analog Aplications with Zero-Volt-Vth Epitaxial-Channel MOSFET's”, IEEE Transactions on Electron Devices, vol. 46, No. 7, pp. 1378-1383, Jul. 1999.
Pinacho, R et al., “Carbon in Silicon: Modeling of Diffusion and Clustering Mechanisms”, Journal of Applied Physics, vol. 92, No. 3, pp. 1582-1588, Aug. 2002.
Robertson, LS et al., “The Effect of Impurities on Diffusion and Activation of Ion Implanted Boron in Silicon”, Mat. Res. Soc. Symp. vol. 610, 2000.
Scholz, R et al., “Carbon-Induced Undersaturation of Silicon Self-Interstitials”, Appl. Phys. Lett. 72(2), pp. 200-202, Jan. 1998.
Scholz, RF et al., “The Contribution of Vacancies to Carbon Out-Diffusion in Silicon”, Appl. Phys. Lett., vol. 74, No. 3, pp. 392-394, Jan. 1999.
Stolk, PA et al., “Physical Mechanisms of Transient Enhanced Dopant Diffusion in Ion-Implanted Silicon”, J. Appl. Phys. 81(9), pp. 6031-6050, May 1997.
Thompson, S et al., “MOS Scaling: Transistor Challenges for the 21st Century”, Intel Technology Journal Q3′ 1998, pp. 1-19, 1998.
Wann, C. et al., “Channel Profile Optimization and Device Design for Low-Power High-Performance Dynamic-Threshold MOSFET”, IEDM 96, pp. 113-116, 1996.
Werner, P. et al., “Carbon Diffusion in Silicon”, Applied Physics Letters, vol. 73, No. 17, pp. 2465-2467, Oct. 1998.
Yan, Ran-Hong et al., “Scaling the Si MOSFET: From Bulk to SOI to Bulk”, IEEE Transactions on Electron Devices, vol. 39, No. 7, Jul. 1992.
Related Publications (1)
Number Date Country
20130154739 A1 Jun 2013 US
Continuations (1)
Number Date Country
Parent 13071399 Mar 2011 US
Child 13770482 US