The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
The AFE circuit and image processing device for video decoder of the invention will be described with reference to the accompanying drawings.
Referring to
For an analog image signal that is delivered into the input unit 280, its video encoding format contains both a video information component and a synchronization component, such as the CVBS signal, the YC signals, or the YPrPb signals. It should be understood, however, that the invention is not limited to these particular few video encoding formats described above, but fully extensible to any existing or yet-to-be developed video encoding formats. Hereinafter, the image processing device 200 will be described in detail with the YPrPb signals being taken as an example. The image processing device 200 receives three analog image signals Y, Pr, and Pb, performs DC level restoring and generates three digital signals D1, D2, and D3.
The analog image signals Y Pr, and Pb outputted from the DAC 114, represented by three current source (Iv1, Iv2, Iv3), are delivered to the AFE device 290 for performing analog to digital conversion via the input unit 280. It should be appreciated by those skilled in the image processing art that the transmission lines in
According to the invention, the number of converting circuits included in the AFE circuit 290 is equal to the number of the analog image signals received by the AFE circuit 290. In this embodiment, the AFE circuit 290 comprises three identical converting circuits 21, 22, 23 so as to simultaneously process three analog image signals Y, Pr, Pb. Each of the three converting circuits 21, 22, 23 comprises a clamper (211, 221, 231), a low-order low-pass filter (214, 224, 234), an input buffer (212, 222, 232), and a sigma-delta ADC (213, 223, 233).
The clamper (211, 221, 231) receives an analog image signal (Y, Pr, Pb), restores the DC voltage level of the analog image signal, and generates a restored signal (E1, E2, E3). The low-pass filter (214, 224, 234) receives the restored signal (E1, E2, E3) and attenuates high-frequency noise to generate a filtered signal (L1, L2, L3). According to a reference voltage Vref, the input buffer (212, 222, 232) buffers and then outputs both the filtered signal (L1, L2, L3) and a comparing voltage (Vcmp1, Vcmp2, Vcmp3). Lastly, the sigma-delta ADC (213, 223, 233) converts a voltage difference (e.g., (L1−Vcmp1)) between two input terminals into a digital signal (D1, D2, D3) according to a clock signal fCLK.
The AFE circuit 290 further comprises a bandgap voltage reference circuit 240 and a clock generator 250. The clock generator 250 supplies a periodic clock signal fCLK to the sigma-delta ADC (213, 223, 233) for sampling use. Meanwhile, the bandgap voltage reference circuit 240 supplies a reference voltage Vref either to the input buffer (212, 222, 232) for adjusting its gain and offset voltage, or to the sigma-delta ADC (213, 223, 233) for adjusting its full-scale voltage or bias current.
The technical background and the reason for using the sigma-delta ADC integrated with a low-order low-pass filter in this invention will be hereinafter detailed.
In general, the bandwidth of the analog image signal is approximately 6 MHz. Traditionally, sigma-delta ADCs are often used in narrow-bandwidth (for example, audio signal with bandwidth of about 20 KHz; asymmetric digital subscriber line (ADSL) signal with bandwidth of about 2.2 MHz) and high-resolution (for example, audio signal with resolution of 16 bits; ADSL signal with resolution of 13 bits) applications. In virtue of the development of analog circuit design, the bandwidth of the sigma-delta ADCs has been increased to a degree to fit video applications.
In terms of resolution, unlike the pipelined ADCs, which are limited by capacitor mismatch, the sigma-delta ADCs are mainly limited by noise, but the problem of noise can be avoided by means of the over-sampling and noise shaping architecture of the sigma-delta ADCs, thereby increasing the overall resolution.
For an ADC with a resolution of n bits (n being a positive integer), its quantized noise power is q2/12 (q=least significant bit). When observing the noise characteristic in frequency domain, according to Nyquist sampling theorem its power spectrum density is a uniform function with a magnitude of (q·√{square root over (ƒS)})/√{square root over (12)} within a frequency range of −fS/2˜fS/2 as shown in
One distinctive feature of noise shaping is to change the quantized noise power distribution, pushing most of the quantized noise into higher frequency range, as shown in
In terms of sampling rate, assuming that the pipelined ADC and the sigma-delta ADC have the same sampling rate fCLK, then with reference to the Nyquist sampling theorem, the input signal bandwidth of the pipelined ADC must be less than or equal to fCLK/2; in contrast, since the sigma-delta ADC utilizes over-sampling architecture, its input signal bandwidth needs to be less than or equal to fCLK/(2·K), wherein K is a positive integer and denotes an over-sampling multiple. In sum, in the case where the pipelined ADC and the sigma-delta ADC have the same sampling rate fCLK, the input signal bandwidth of the sigma-delta ADC is less than that of the pipelined ADC.
On the other hand, in the conventional AFE circuits, the front end circuit of the pipelined ADC is usually integrated with either a low-pass filter or an anti-aliasing filter, to remove aliasing effects or noise (described hereinafter). However, as the order of the anti-aliasing filter is getting higher, the filtering effect is getting better, but the hardware cost increases as well.
Referring now to
In sum, by using the sigma-delta ADC, the invention achieves a higher image resolution; in addition, one of the advantages is that the invention integrated with over-sampling reduces not only the order of an anti-aliasing filter, but also the size and the power consumption of the analog circuit.
While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative of and not restrictive on the broad invention, and that this invention should not be limited to the specific construction and arrangement shown and described, since various other modifications may occur to those ordinarily skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
095128586 | Aug 2006 | TW | national |