This disclosure relates to electromechanical systems and display devices for actively displaying images.
Electromechanical systems include devices having electrical and mechanical elements, actuators, transducers, sensors, optical components (e.g., mirrors) and electronics. Electromechanical systems can be manufactured at a variety of scales including, but not limited to, microscales and nanoscales. For example, microelectromechanical systems (MEMS) devices can include structures having sizes ranging from about a micron to hundreds of microns or more. Nanoelectromechanical systems (NEMS) devices can include structures having sizes smaller than a micron including, for example, sizes smaller than several hundred nanometers. Electromechanical elements may be created using deposition, etching, lithography, and/or other micromachining processes that etch away parts of substrates and/or deposited material layers, or that add layers to form electrical and electromechanical devices.
One type of electromechanical systems device is called an interferometric modulator (IMOD). As used herein, the term interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference. In some implementations, an interferometric modulator may include a pair of conductive plates, one or both of which may be transparent and/or reflective, wholly or in part, and capable of relative motion upon application of an appropriate electrical signal. In an implementation, one plate may include a stationary layer deposited on a substrate and the other plate may include a reflective membrane separated from the stationary layer by an air gap. The position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator. Interferometric modulators include bi-stable devices which are configured to place a pair of at least partially reflective plates at two positions relative to each other (an actuated position and a relaxed position), and analog interferometric modulators (AIMODS) which are configured to place the pair of plates at more than two different positions relative to each other, each position causing the device to have a different light absorption and/or reflection characteristics. Interferometric modulator devices have a wide range of applications, and can be used in improving existing products and creating new products, especially those with display capabilities.
The systems, methods and devices of the disclosure each have several innovative aspects, no single one of which is solely responsible for the desirable attributes disclosed herein.
One innovative aspect of the subject matter described in this disclosure can be implemented in an analog interferometric modulator (AIMOD) comprising a stationary first electrode disposed over a substrate, an optical stack disposed over the first electrode, a stationary second electrode disposed over the optical stack and spaced apart from the optical stack by a first gap, and a movable element disposed between the optical stack and second electrode. The movable element can have a third electrode and be configured to move in response to at least one of a first electric field between the first and third electrodes and a second electric field between the second and third electrodes to at least three different positions relative to the optical stack, each position corresponding to a different color reflected from the AIMOD. The movable element can further include a reflector having a first metal layer disposed facing the optical stack, and a first dielectric layer disposed such that the first metal layer is between the first dielectric layer and the optical stack. The movable element can further include a deformable layer coupled to a portion of the reflector, the deformable layer disposed such that the reflector is between the deformable layer and the optical stack, wherein a portion of the deformable layer is spaced apart from a portion of the reflector by a second gap.
In some implementations, the first metal layer can include aluminum. In some implementations, the first metal layer can have a thickness of at least about 300 Å. In some implementations, the first dielectric layer can include nitrous oxide. In some implementations, the first dielectric layer has a thickness of at least about 5000 Å. In some implementations, the first metal layer can have a reflective surface that is disposed substantially parallel to the optical stack. In some implementations, the first metal layer can be disposed over a second dielectric layer. In some implementations, a second metal layer can be disposed over the first dielectric layer. In some implementations, the first and second metal layers can be electrically connected and form part of the third electrode.
In some implementations, the reflector can further include a second dielectric layer disposed below the first metal layer, a third dielectric layer disposed over the second metal layer, a first optical layer disposed below the second dielectric layer, and a second optical layer disposed above the third dielectric layer. In some implementations, the second and third dielectric layers can each have a thickness of at least about 650 Å.
In some implementations, the deformable layer can include a third metal layer, a fourth dielectric layer disposed below the third metal layer, and a fifth dielectric layer disposed above the third metal layer. The fourth and fifth dielectric layers can each have a thickness of at least about 1000 Å. In some implementations, the third metal layer can be electrically connected to the first and second metal layers.
Another innovative aspect of the subject matter described in this disclosure can be implemented in an analog interferometric modulator (AIMOD) comprising stationary first means for conducting electrostatic charge disposed over a substrate, means for absorbing light disposed over the first conducting means, stationary second means for conducting electrostatic charge disposed over the absorbing means and spaced apart from the absorbing means by a first gap, and a movable element disposed between the absorbing means and the second conducting means. The movable element can have third means for conducting electrostatic charge and being configured to move in response to at least one of a first electric field between the first and third conducting means and a second electric field between the second and third conducting means to at least three different positions relative to the absorbing means, each position corresponding to a different color reflected from the AIMOD. The movable element can further include means for reflecting light, the reflecting means including a first metal layer disposed facing the absorbing means, and a first dielectric layer disposed such that the first metal layer is between the first dielectric layer and the absorbing means. The movable element can further include a deformable layer coupled to a portion of the reflecting means, the deformable layer disposed such that the reflecting means is between the deformable layer and the absorbing means, wherein a portion of the deformable layer is spaced apart from a portion of the reflecting means by a second gap. In some implementations, the first conducting means includes a first electrode. In some implementations, the absorbing means includes an optical stack. In some implementations, the second conducting means includes a second electrode. In some implementations, the third conducting means includes a third electrode. In some implementations, the reflecting means includes a reflector.
Another innovative aspect of the subject matter described in this disclosure can be implemented in an a method of manufacturing an analog interferometric modulator (AIMOD), the method comprising disposing a stationary first electrode over a substrate, disposing an optical stack over the first electrode, disposing a first sacrificial layer over the optical stack, disposing a movable element over the first sacrificial layer, disposing a second sacrificial layer over the movable element, disposing a second stationary electrode over the second sacrificial layer, removing the first sacrificial layer to create a first gap between the optical stack and the movable element, and removing the second sacrificial layer to create a second gap between the movable element and the second electrode. The movable element can have a third electrode and be configured to move in response to at least one of a first electric field between the first and third electrodes and a second electric field between the second and third electrodes to at least three different positions relative to the optical stack, each position corresponding to a different color reflected from the AIMOD. The movable element can include a reflector having a first metal layer disposed facing the optical stack, and a first dielectric layer disposed such that the first metal layer is between the first dielectric layer and the optical stack. The movable element can further include a deformable layer coupled to a portion of the reflector, the deformable layer disposed such that the reflector is between the deformable layer and the optical stack, and a portion of the deformable layer can be spaced apart from a portion of the reflector by a second gap.
In some implementations, a second dielectric layer can be disposed over the first metal layer, and a second metal layer can be disposed over the second dielectric layer. In some implementations, the first and second metal layers can be electrically connected and form part of the third electrode. In some implementations, the first metal layer can have a thickness of at least about 300 Å. In some implementations, the first dielectric layer can have a thickness of at least about 5000 Å.
Details of one or more implementations of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages will become apparent from the description, the drawings, and the claims. Note that the relative dimensions of the following figures may not be drawn to scale.
Like reference numbers and designations in the various drawings indicate like elements.
The following detailed description is directed to certain implementations for the purposes of describing the innovative aspects. However, the teachings herein can be applied in a multitude of different ways. The described implementations may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual, graphical or pictorial. More particularly, it is contemplated that the implementations may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, multimedia Internet enabled cellular telephones, mobile television receivers, wireless devices, smartphones, Bluetooth® devices, personal data assistants (PDAs), wireless electronic mail receivers, hand-held or portable computers, netbooks, notebooks, smartbooks, tablets, printers, copiers, scanners, facsimile devices, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, electronic reading devices (e.g., e-readers), computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, camera view displays (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, microwaves, refrigerators, stereo systems, cassette recorders or players, DVD players, CD players, VCRs, radios, portable memory chips, washers, dryers, washer/dryers, parking meters, packaging (e.g., MEMS and non-MEMS), aesthetic structures (e.g., display of images on a piece of jewelry) and a variety of electromechanical systems devices. The teachings herein also can be used in non-display applications such as, but not limited to, electronic switching devices, radio frequency filters, sensors, accelerometers, gyroscopes, motion-sensing devices, magnetometers, inertial components for consumer electronics, parts of consumer electronics products, varactors, liquid crystal devices, electrophoretic devices, drive schemes, manufacturing processes, and electronic test equipment. Thus, the teachings are not intended to be limited to the implementations depicted solely in the Figures, but instead have wide applicability as will be readily apparent to a person having ordinary skill in the art.
The fill factor of an analog interferometric modulator (AIMOD) may be defined as the ratio of the optically active area of the device relative to the total area. AIMODs may suffer from reduced fill factor due to bending regions near the perimeter of the reflector. In some AIMODS, the movable element includes a reflector attached directly to a mechanical layer, spaced apart from a substrate by support posts. When actuated, the movable element (including both the reflector and the mechanical layer) bends in the regions near the support posts. Due to this movement, the optical properties of the reflector are distorted in the bending region. Accordingly, to improve image quality, in some AIMODS the bending region may be covered with a black mask, which can result in the AIMOD reflecting a more saturated color. The region not covered by the black mask is generally referred to as the optically active area. The fill factor of an AIMOD may be defined as the ratio of the optically active area of the device relative to the total area of the device. The loss of optically active area at or near the bending regions causes reduction in fill factor in many AIMODs. Improved fill factor in AIMODs can be achieved by utilizing a movable element having a separate reflector and deformable layer. The movable element can be configured such that the deformable layer bends during actuation, but the reflector does not. As the loss of active region due to bending in the reflector is reduced or eliminated, the fill factor of the AIMOD can be improved. In some implementations, the reflector may be configured to include a dielectric layer having identical metal layers above and below the dielectric layer. Such symmetrical structure helps to prevent mechanical bending due to differences in the coefficients of thermal expansion (CTE) between the layers.
Particular implementations of the subject matter described in this disclosure can be implemented to realize one or more of the following potential advantages. In some implementations, an AIMOD array can include improved fill factor by reducing the loss associated with the bending regions. Additionally, some implementations can decrease the number of manufacturing steps required to manufacture an AIMOD. Furthermore, some implementations can improve the reflective properties of the reflector in AIMODs.
An example of a suitable MEMS device, to which the described implementations may apply, is a reflective display device. Reflective display devices can incorporate interferometric modulators (IMODs) to selectively absorb and/or reflect light incident thereon using principles of optical interference. IMODs can include an absorber, a reflector that is movable with respect to the absorber, and an optical resonant cavity defined between the absorber and the reflector. The reflector can be moved to two or more different positions, which can change the size of the optical resonant cavity and thereby affect the reflectance of the interferometric modulator. The reflectance spectrums of IMODs can create fairly broad spectral bands which can be shifted across the visible wavelengths to generate different colors. The position of the spectral band can be adjusted by changing the thickness of the optical resonant cavity, i.e., by changing the position of the reflector.
The IMOD display device can include a row/column array of IMODs. Each IMOD can include a pair of reflective layers, i.e., a movable reflective layer and a fixed partially reflective layer, positioned at a variable and controllable distance from each other to form an air gap (also referred to as an optical gap or cavity). The movable reflective layer may be moved between at least two positions. In a first position, i.e., a relaxed position, the movable reflective layer can be positioned at a relatively large distance from the fixed partially reflective layer. In a second position, i.e., an actuated position, the movable reflective layer can be positioned more closely to the partially reflective layer. Incident light that reflects from the two layers can interfere constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel. In some implementations, the IMOD may be in a reflective state when unactuated, reflecting light within the visible spectrum, and may be in a dark state when actuated, reflecting light outside of the visible range (e.g., infrared light). In some other implementations, however, an IMOD may be in a dark state when unactuated, and in a reflective state when actuated. In some implementations, the introduction of an applied voltage can drive the pixels to change states. In some other implementations, an applied charge can drive the pixels to change states.
The depicted portion of the pixel array in
In
The optical stack 16 can include a single layer or several layers. The layer(s) can include one or more of an electrode layer, a partially reflective and partially transmissive layer and a transparent dielectric layer. In some implementations, the optical stack 16 is electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20. The electrode layer can be formed from a variety of materials, such as various metals, for example indium tin oxide (ITO). The partially reflective layer can be formed from a variety of materials that are partially reflective, such as various metals, e.g., chromium (Cr), semiconductors, and dielectrics. The partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials. In some implementations, the optical stack 16 can include a single semi-transparent thickness of metal or semiconductor which serves as both an optical absorber and conductor, while different, more conductive layers or portions (e.g., of the optical stack 16 or of other structures of the IMOD) can serve to bus signals between IMOD pixels. The optical stack 16 also can include one or more insulating or dielectric layers covering one or more conductive layers or a conductive/absorptive layer.
In some implementations, the layer(s) of the optical stack 16 can be patterned into parallel strips, and may form row electrodes in a display device as described further below. As will be understood by one having skill in the art, the term “patterned” is used herein to refer to masking as well as etching processes. In some implementations, a highly conductive and reflective material, such as aluminum (Al), may be used for the movable reflective layer 14, and these strips may form column electrodes in a display device. The movable reflective layer 14 may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of the optical stack 16) to form columns deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, a defined gap 19, or optical cavity, can be formed between the movable reflective layer 14 and the optical stack 16. In some implementations, the spacing between posts 18 may be approximately 1-1000 um, while the gap 19 may be less than 10,000 Angstroms (Å).
In some implementations, each pixel of the IMOD, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers. When no voltage is applied, the movable reflective layer 14 remains in a mechanically relaxed state, as illustrated by the pixel 12 on the left in
The processor 21 can be configured to communicate with an array driver 22. The array driver 22 can include a row driver circuit 24 and a column driver circuit 26 that provide signals to, e.g., a display array or panel 30. The cross section of the IMOD display device illustrated in
In some implementations, a frame of an image may be created by applying data signals in the form of “segment” voltages along the set of column electrodes, in accordance with the desired change (if any) to the state of the pixels in a given row. Each row of the array can be addressed in turn, such that the frame is written one row at a time. To write the desired data to the pixels in a first row, segment voltages corresponding to the desired state of the pixels in the first row can be applied on the column electrodes, and a first row pulse in the form of a specific “common” voltage or signal can be applied to the first row electrode. The set of segment voltages can then be changed to correspond to the desired change (if any) to the state of the pixels in the second row, and a second common voltage can be applied to the second row electrode. In some implementations, the pixels in the first row are unaffected by the change in the segment voltages applied along the column electrodes, and remain in the state they were set to during the first common voltage row pulse. This process may be repeated for the entire series of rows, or alternatively, columns, in a sequential fashion to produce the image frame. The frames can be refreshed and/or updated with new image data by continually repeating this process at some desired number of frames per second.
The combination of segment and common signals applied across each pixel (that is, the potential difference across each pixel) determines the resulting state of each pixel.
As illustrated in
When a hold voltage is applied on a common line, such as a high hold voltage VCHOLD
When an addressing, or actuation, voltage is applied on a common line, such as a high addressing voltage VCADD
In some implementations, hold voltages, address voltages, and segment voltages may be used which always produce the same polarity potential difference across the modulators. In some other implementations, signals can be used which alternate the polarity of the potential difference of the modulators. Alternation of the polarity across the modulators (that is, alternation of the polarity of write procedures) may reduce or inhibit charge accumulation which could occur after repeated write operations of a single polarity.
During the first line time 60a: a release voltage 70 is applied on common line 1; the voltage applied on common line 2 begins at a high hold voltage 72 and moves to a release voltage 70; and a low hold voltage 76 is applied along common line 3. Thus, the modulators (common 1, segment 1), (1,2) and (1,3) along common line 1 remain in a relaxed, or unactuated, state for the duration of the first line time 60a, the modulators (2,1), (2,2) and (2,3) along common line 2 will move to a relaxed state, and the modulators (3,1), (3,2) and (3,3) along common line 3 will remain in their previous state. With reference to
During the second line time 60b, the voltage on common line 1 moves to a high hold voltage 72, and all modulators along common line 1 remain in a relaxed state regardless of the segment voltage applied because no addressing, or actuation, voltage was applied on the common line 1. The modulators along common line 2 remain in a relaxed state due to the application of the release voltage 70, and the modulators (3,1), (3,2) and (3,3) along common line 3 will relax when the voltage along common line 3 moves to a release voltage 70.
During the third line time 60c, common line 1 is addressed by applying a high address voltage 74 on common line 1. Because a low segment voltage 64 is applied along segment lines 1 and 2 during the application of this address voltage, the pixel voltage across modulators (1,1) and (1,2) is greater than the high end of the positive stability window (i.e., the voltage differential exceeded a predefined threshold) of the modulators, and the modulators (1,1) and (1,2) are actuated. Conversely, because a high segment voltage 62 is applied along segment line 3, the pixel voltage across modulator (1,3) is less than that of modulators (1,1) and (1,2), and remains within the positive stability window of the modulator; modulator (1,3) thus remains relaxed. Also during line time 60c, the voltage along common line 2 decreases to a low hold voltage 76, and the voltage along common line 3 remains at a release voltage 70, leaving the modulators along common lines 2 and 3 in a relaxed position.
During the fourth line time 60d, the voltage on common line 1 returns to a high hold voltage 72, leaving the modulators along common line 1 in their respective addressed states. The voltage on common line 2 is decreased to a low address voltage 78. Because a high segment voltage 62 is applied along segment line 2, the pixel voltage across modulator (2,2) is below the lower end of the negative stability window of the modulator, causing the modulator (2,2) to actuate. Conversely, because a low segment voltage 64 is applied along segment lines 1 and 3, the modulators (2,1) and (2,3) remain in a relaxed position. The voltage on common line 3 increases to a high hold voltage 72, leaving the modulators along common line 3 in a relaxed state.
Finally, during the fifth line time 60e, the voltage on common line 1 remains at high hold voltage 72, and the voltage on common line 2 remains at a low hold voltage 76, leaving the modulators along common lines 1 and 2 in their respective addressed states. The voltage on common line 3 increases to a high address voltage 74 to address the modulators along common line 3. As a low segment voltage 64 is applied on segment lines 2 and 3, the modulators (3,2) and (3,3) actuate, while the high segment voltage 62 applied along segment line 1 causes modulator (3,1) to remain in a relaxed position. Thus, at the end of the fifth line time 60e, the 3×3 pixel array is in the state shown in
In the timing diagram of
The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example,
As illustrated in
In implementations such as those shown in
The process 80 continues at block 84 with the formation of a sacrificial layer 25 over the optical stack 16. The sacrificial layer 25 is later removed (e.g., at block 90) to form the cavity 19 and thus the sacrificial layer 25 is not shown in the resulting interferometric modulators 12 illustrated in
The process 80 continues at block 86 with the formation of a support structure e.g., a post 18 as illustrated in
The process 80 continues at block 88 with the formation of a movable reflective layer or membrane such as the movable reflective layer 14 illustrated in
The process 80 continues at block 90 with the formation of a cavity, e.g., cavity 19 as illustrated in
In some implementations, the optical stack 904 includes an absorbing layer, and/or a plurality of other layers, and can be configured similar to the optical stack 16 illustrated in
Still referring to
The AIMOD 900 can be configured to selectively reflect certain wavelengths of light depending on the configuration of the AIMOD 900. The distance between the optical stack 904, which includes an absorbing layer, and the reflector 914 changes the reflective properties of the AIMOD 900. Any particular wavelength is maximally reflected from the AIMOD 900 when the distance between the reflector 914 and the absorbing layer of the optical stack 904 is such that the absorbing layer is located at the minimum light intensity of standing waves resulting from interference between incident light and light reflected from the reflector 914. For example, as illustrated, the AIMOD 900 is designed to be viewed from the substrate 911 side of the AIMOD and through the substrate 911. In other words, light enters the AIMOD 900 through the substrate 911. Depending on the position of the reflector 914, different wavelengths of light are reflected back through the substrate 911, which gives the appearance of different colors. These different colors are also known as native colors.
A position of a movable element 906 of a display element (e.g., an AIMOD) at a location such that it reflects a certain wavelength or wavelengths can be referred to a display state. For example, when the reflector 914 is in position 930, red light are reflected in greater proportion than light having other wavelengths, which are absorbed in greater proportion than red light. Accordingly, the AIMOD 900 appears red and is said to be in a red display state, or simply a red state. Similarly, the AIMOD 900 is in a green display state (or green state) when the reflector 914 moves to position 932, where green light are reflected in greater proportion than light having other wavelengths, which are absorbed in greater proportion than green light. When the reflector 914 moves to position 934, the AIMOD 900 is in a blue display state (or blue state) and blue light are reflected in greater proportion than light having other wavelengths, which are absorbed in greater proportion than blue light. Additionally, the reflector 914 may be moved to other positions to achieve a white display state (or white state), in which light having a broad range of wavelengths in the visible spectrum are substantially reflected such that the AIMOD 900 appears “white.” The mirror position of the reflector 914 that generates a white state is typically a closed position with no air gap between the reflector 914 and the optical stack 904. The dielectric film thickness is designed to generate white at closed state. A dark state will be typically be produced with a 1000-1200 Å air gap between the reflector 914 and the optical stack 904. It should be noted that one having ordinary skill in the art will readily recognize that the AIMOD 900 can take on different states and selectively reflect other wavelengths of light based on the position of the reflector 914, and also based on materials that are used in construction of the AIMOD 900, particularly various layers in the optical stack 904.
The AIMOD 900 in
Still referring to
A first metal layer 942 is arranged beneath the first dielectric layer 940, and faces the optical stack (not shown). A second metal layer 944 is arranged above the first dielectric layer 940. Either or both of the first and second metal layers 942 and 944 can include aluminum, copper, or other conductive material. In some implementations, the first and second metal layers 942 and 944 are electrically connected to one another and together are part of the third electrode 930. In other implementations, one or neither of the first and second metal layers 942 and 944 can be part of the third electrode 930. In implementations in which one or both of the first and second metal layers 942 and 944 are not part of the third electrode 930, the metal layers can serve to provide desired mechanical characteristics to the reflector 914. Either or both of the first and second metal layers 942 and 944 can have a thickness of approximately 300 A. In some implementations, the materials and thicknesses of the first and second metal layers 942 and 944 can be substantially identical. Such symmetrical construction can provide increased rigidity to the reflector 914, and can also reduce warpage or stress caused by a mis-match of the coefficients of thermal expansion. In some implementations, the materials and or thicknesses of the first and second metal layers 942 and 944 can vary.
With continued reference to
A first optical layer 950 can be disposed beneath the third dielectric layer 946, and a second optical layer 952 can be disposed above the fourth dielectric layer 948. The first optical layer 950 can face the optical stack 904. In some implementations, either or both of the first and second optical layers 950 and 952 can include titanium dioxide. The first and second optical layers 950 and 952 can be configured to have a high refractive index relative to the adjacent dielectric layers. For instance, the first and second optical layers 950 and 952 that are made of titanium dioxide can have a refractive index of approximately 3. These high refractive index optical layers 950 and 952 can improve the reflected color quality from the AIMOD. In some implementations, either or both of the first and second optical layers 950 and 952 and can be configured to be substantially reflective. In some implementations, the first and second optical layers 950 and 952 can have substantially identical materials and thicknesses. In other implementations, the materials and/or thicknesses of the first and second optical layers 950 and 952 can differ.
Still referring to
The deformable layer 912 can further include a fourth dielectric layer 956 disposed beneath the third metal layer 954, and a fifth dielectric layer 958 disposed over the third metal layer 954. Either or both of the fourth and fifth dielectric layers 956 and 958 can include nitrous oxide, silicon dioxide, silicon nitride, or other suitable dielectric material. In some implementations, either or both of the fourth and fifth dielectric layers 956 and 958 can have thicknesses of between about 500 and 5000 Å. Such relatively thick dielectric layers can provide sufficient structural support, while retaining the flexibility required for the deformable layer to bend in response to an electric field. In some implementations, the materials and thicknesses of the fourth and fifth dielectric layers 956 and 958 can be substantially identical. In some implementations, the materials and/or thicknesses of the second and third dielectric layers 956 and 958 can vary.
Because the deformable layer 912 is separated from the reflector 914 by a gap 916 across most of their respective lengths, the mechanical properties of the deformable layer 912 can be adjusted separately from the optical properties of the reflector 914. Accordingly, the materials and thicknesses for the respective sub-layers of the deformable layer 912 may be selected to achieve desired mechanical characteristics, while the materials and thicknesses for the respective sub-layers of the reflector 914 can be selected to achieve desired optical characteristics. This allows for wide design freedom to vary the properties of the deformable layer 912 and the reflector 914 as desired, depending on the application.
Next, a sacrificial layer 1106a is formed over the optical stack 1104. The sacrificial layer 1106a is later removed (see
Next, the reflector 1108 is formed, as illustrated in
In some implementations, formation of the reflector 1108 can include deposition of a first layer including titanium dioxide as a highly reflective material (for example, 950 in
With continued reference to
Next, as illustrated in
In some implementations, formation of the deformable element 1110 can include first depositing a first dielectric layer 1110c over the sacrificial layer 1106b (and over the exposed portion of the reflector 1108). In some implementations, the dielectric layer 1110c can include silicon dioxide and/or silicon nitride, and can be deposited at a thickness of between about 500 and 5000 Å. Next, the newly deposited dielectric layer 1110c may be etched in a region aligned with the previously exposed portion of the reflector 1108. This region can be etched to remove both the dielectric layer 1110c of the deformable layer 1110, and the dielectric layer 1108a of the reflector, leaving exposed the conductive layer 1108b of the reflector 1108. Next, a conductive sub-layer 1110b can be deposited. In some implementations, the conductive sub-layer 1110b can include aluminum copper deposited at a thickness of approximately 300 Å. As the conductive sub-layer 1108b of the reflector 1108 is exposed prior to deposition, the two conductive sub-layers 1108b and 1110c can be in direct contact, and therefore electrically connected. In some implementations, these sub-layers 1108b and 1110c together can form part of the third electrode (for example, 930 in
Along with formation of the deformable element 1110, support posts 1109 can be formed. The formation of the posts 1109 may include patterning the first and second sacrificial layers 106a, 106b to form a support structure aperture, then depositing a material (for example, a polymer or an inorganic material, e.g., silicon oxide) into the aperture to form the post 1109, using a deposition method such as PVD, PECVD, thermal CVD, or spin-coating. In some implementations, the support structure aperture formed in the sacrificial layer can extend through both the sacrificial layers 1106a and 1106b and the optical stack 1104 to the underlying substrate 1102, so that the lower end of the post 1109 contacts the substrate 1102 as illustrated in
Next, as illustrated in
With reference to
Along with formation of the stationary element 1112, additional support posts 1111 can be formed. The formation of the posts 1111 may include patterning the first, second, and third sacrificial layers 1106a, 1106b and 1106c to form a support structure aperture, then depositing a material (e.g., a polymer or an inorganic material, e.g., silicon oxide) into the aperture to form the post 1111, using a deposition method such as PVD, PECVD, thermal CVD, or spin-coating. In some implementations, the support structure aperture formed in the sacrificial layer can extend through both the sacrificial layers 1106a, 1106b and 1106c and the optical stack 1104 to the underlying substrate 1102, so that the lower end of the post 1111 contacts the substrate 1102 as illustrated in
As illustrated in
The process 1200 continues at block 1208 with disposing a movable element over the first sacrificial layer. In some implementations, the movable element includes a deformable layer and a reflector, and a third electrode. The movable element can be configured to move in response to at least one of a first electric field between the first and third electrodes, and a second electric field between the second and third electrodes. The movable element can be configured to move to at least three different positions relative to the optical stack, each position corresponding to a different color reflected from the AIMOD. The reflector can include a first metal layer facing the optical stack, and a first dielectric layer disposed over the first metal layer. The deformable layer can be disposed over the reflector. A portion of the deformable layer can be coupled to the reflector, and a portion of the deformable layer can be spaced apart from a portion of the reflector by a gap.
The process 1200 continues in block 1210 with disposing a second sacrificial layer over the movable element. with disposing a stationary second electrode over the optical stack and spaced apart from the optical stack by a first gap. Similar with the first sacrificial layer, formation of the second sacrificial layer over the optical stack may include deposition of molybdenum (Mo) or amorphous silicon (a-Si), in a thickness selected to provide, after subsequent removal, a second gap (block 1216) having a desired design size. Deposition of the sacrificial material may be carried out using deposition techniques such as PVD, PECVD, thermal CVD, or spin-coating.
The process 1200 continues at block 1212 with disposing with disposing a stationary second electrode over the second sacrificial layer. In some implementations, the stationary second electrode can be disposed within a relatively thick dielectric layer, which can be suspended over the optical stack by a plurality of support posts. The process 1200 continues with removal of the first sacrificial layer to create a first gap between the optical stack and the movable element. In block 1216, the second sacrificial layer is removed to create a second gap between the movable element and the second electrode. The sacrificial material may be removed by exposing it to an etchant. For example, an etchable sacrificial material such as Mo or amorphous Si may be removed by dry chemical etching, e.g., by exposing the sacrificial layer to a gaseous or vaporous etchant, such as vapors derived from solid XeF2 for a period of time that is effective to remove the desired amount of material, typically selectively removed relative to the structures surrounding the gaps. Other etching methods, e.g. wet etching and/or plasma etching, also may be used.
In some implementations, a second dielectric layer can be disposed over the first metal layer, and a second metal layer can be disposed over the second dielectric layer. In some implementations, the first and second metal layers can be electrically connected to form part of the third electrode. In some implementations, the first metal layer can have a thickness of at least about 300 Å. In some implementations, the first dielectric layer can have a thickness of at least about 5000 Å.
The display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 45, an input device 48, and a microphone 46. The housing 41 can be formed from any of a variety of manufacturing processes, including injection molding, and vacuum forming. In addition, the housing 41 may be made from any of a variety of materials, including, but not limited to: plastic, metal, glass, rubber, and ceramic, or a combination thereof. The housing 41 can include removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.
The display 30 may be any of a variety of displays, including a bi-stable or analog display, as described herein. The display 30 also can be configured to include a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD, or a non-flat-panel display, such as a CRT or other tube device. In addition, the display 30 can include an IMOD or AIMOD display, as described herein.
The components of the display device 40 are schematically illustrated in
The network interface 27 includes the antenna 43 and the transceiver 47 so that the display device 40 can communicate with one or more devices over a network. The network interface 27 also may have some processing capabilities to relieve, e.g., data processing requirements of the processor 21. The antenna 43 can transmit and receive signals. In some implementations, the antenna 43 transmits and receives RF signals according to the IEEE 16.11 standard, including IEEE 16.11(a), (b), or (g), or the IEEE 802.11 standard, including IEEE 802.11a, b, g or n. In some other implementations, the antenna 43 transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna 43 is designed to receive code division multiple access (CDMA), frequency division multiple access (FDMA), time division multiple access (TDMA), Global System for Mobile communications (GSM), GSM/General Packet Radio Service (GPRS), Enhanced Data GSM Environment (EDGE), Terrestrial Trunked Radio (TETRA), Wideband-CDMA (W-CDMA), Evolution Data Optimized (EV-DO), 1xEV-DO, EV-DO Rev A, EV-DO Rev B, High Speed Packet Access (HSPA), High Speed Downlink Packet Access (HSDPA), High Speed Uplink Packet Access (HSUPA), Evolved High Speed Packet Access (HSPA+), Long Term Evolution (LTE), AMPS, or other known signals that are used to communicate within a wireless network, such as a system utilizing 3G or 4G technology. The transceiver 47 can pre-process the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also can process signals received from the processor 21 so that they may be transmitted from the display device 40 via the antenna 43.
In some implementations, the transceiver 47 can be replaced by a receiver. In addition, the network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21. The processor 21 can control the overall operation of the display device 40. The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data. The processor 21 can send the processed data to the driver controller 29 or to the frame buffer 28 for storage. Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level.
The processor 21 can include a microcontroller, CPU, or logic unit to control operation of the display device 40. The conditioning hardware 52 may include amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. The conditioning hardware 52 may be discrete components within the display device 40, or may be incorporated within the processor 21 or other components.
The driver controller 29 can take the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and can re-format the raw image data appropriately for high speed transmission to the array driver 22. In some implementations, the driver controller 29 can re-format the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22. Although a driver controller 29, such as an LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. For example, controllers may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.
The array driver 22 can receive the formatted information from the driver controller 29 and can re-format the video data into a parallel set of waveforms that are applied many times per second to the hundreds, and sometimes thousands (or more), of leads coming from the display's x-y matrix of pixels.
In some implementations, the driver controller 29, the array driver 22, and the display array 30 are appropriate for any of the types of displays described herein. For example, the driver controller 29 can be a conventional display controller or a bi-stable display controller (e.g., an IMOD controller). Additionally, the array driver 22 can be a conventional driver or a bi-stable display driver (e.g., an IMOD display driver). Moreover, the display array 30 can be a conventional display array or a bi-stable display array (e.g., a display including an array of IMODs). In some implementations, the driver controller 29 can be integrated with the array driver 22. Such an implementation is common in highly integrated systems such as cellular phones, watches and other small-area displays.
In some implementations, the input device 48 can be configured to allow, e.g., a user to control the operation of the display device 40. The input device 48 can include a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a rocker, a touch-sensitive screen, or a pressure- or heat-sensitive membrane. The microphone 46 can be configured as an input device for the display device 40. In some implementations, voice commands through the microphone 46 can be used for controlling operations of the display device 40.
The power supply 50 can include a variety of energy storage devices as are well known in the art. For example, the power supply 50 can be a rechargeable battery, such as a nickel-cadmium battery or a lithium-ion battery. The power supply 50 also can be a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell or solar-cell paint. The power supply 50 also can be configured to receive power from a wall outlet.
In some implementations, control programmability resides in the driver controller 29 which can be located in several places in the electronic display system. In some other implementations, control programmability resides in the array driver 22. The above-described optimization may be implemented in any number of hardware and/or software components and in various configurations.
The various illustrative logics, logical blocks, modules, circuits and algorithm steps described in connection with the implementations disclosed herein may be implemented as electronic hardware, computer software, or combinations of both. The interchangeability of hardware and software has been described generally, in terms of functionality, and illustrated in the various illustrative components, blocks, modules, circuits and steps described above. Whether such functionality is implemented in hardware or software depends upon the particular application and design constraints imposed on the overall system.
The hardware and data processing apparatus used to implement the various illustrative logics, logical blocks, modules and circuits described in connection with the aspects disclosed herein may be implemented or performed with a general purpose single- or multi-chip processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general purpose processor may be a microprocessor, or, any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration. In some implementations, particular steps and methods may be performed by circuitry that is specific to a given function.
In one or more aspects, the functions described may be implemented in hardware, digital electronic circuitry, computer software, firmware, including the structures disclosed in this specification and their structural equivalents thereof, or in any combination thereof. Implementations of the subject matter described in this specification also can be implemented as one or more computer programs, i.e., one or more modules of computer program instructions, encoded on a computer storage media for execution by, or to control the operation of, data processing apparatus.
Various modifications to the implementations described in this disclosure may be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other implementations without departing from the spirit or scope of this disclosure. Thus, the claims are not intended to be limited to the implementations shown herein, but are to be accorded the widest scope consistent with this disclosure, the principles and the novel features disclosed herein. The word “exemplary” is used exclusively herein to mean “serving as an example, instance, or illustration.” Any implementation described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other implementations. Additionally, a person having ordinary skill in the art will readily appreciate, the terms “upper” and “lower” are sometimes used for ease of describing the figures, and indicate relative positions corresponding to the orientation of the figure on a properly oriented page, and may not reflect the proper orientation of the IMOD or AIMOD as implemented.
Certain features that are described in this specification in the context of separate implementations also can be implemented in combination in a single implementation. Conversely, various features that are described in the context of a single implementation also can be implemented in multiple implementations separately or in any suitable subcombination. Moreover, although features may be described above as acting in certain combinations and even initially claimed as such, one or more features from a claimed combination can in some cases be excised from the combination, and the claimed combination may be directed to a subcombination or variation of a subcombination.
Similarly, while operations are depicted in the drawings in a particular order, this should not be understood as requiring that such operations be performed in the particular order shown or in sequential order, or that all illustrated operations be performed, to achieve desirable results. Further, the drawings may schematically depict one more example processes in the form of a flow diagram. However, other operations that are not depicted can be incorporated in the example processes that are schematically illustrated. For example, one or more additional operations can be performed before, after, simultaneously, or between any of the illustrated operations. In certain circumstances, multitasking and parallel processing may be advantageous. Moreover, the separation of various system components in the implementations described above should not be understood as requiring such separation in all implementations, and it should be understood that the described program components and systems can generally be integrated together in a single software product or packaged into multiple software products. Additionally, other implementations are within the scope of the following claims. In some cases, the actions recited in the claims can be performed in a different order and still achieve desirable results.