Sangster, F.L.J., "The Bucket-Brigade Delay Line; A Shift Register for Analogue Signals," Philips Technical Reivew, vol. 31, No. 4 (1970), pp. 97-110. |
Ferguson, M.J., "Optimal Reception for Binary Partial Response Channels," The Bell System Technical Journal, vol. 51, No. 2 (Feb., 1972), pp. 493-505. |
Berglund, C.N., and Boll, H.J., "Performance Limitations of the IGFET Bucket-Brigade Shift Register," IEEE Transactions on Electron Devices, vol. ED-19, No. 7 (Jul. 1972), pp. 852-860. |
Denyer, P.B., et al., "A Monolithic Adaptive Filter," IEEE Jounral of Solid State Circuits, vol. SC-18, No. 3 (Jun., 1983), pp. 291-296. |
Allen, P.E., and Holberg, D.R., CMOS Analog Circuit Design, Holt Rinehart & Winston, The Dreyden Press, Saunders Publishing, Orlando, FL (1987), pp. 227-239. |
Spencer, R.R., "Simulated Performance of Analog Viterbi Detectors," IEEE Journal on Selected Areas in Communications, vol. 10, No. 1, (Jan., 1992), pp. 281-288. |
Tanaka, S., et. al., "An Adaptive Equalizing Maximum Likelihood Decoding LSI for Magnetic Recording Systems," ISSCC Digest of Technical Papers (Feb., 1993), pp. 220-221. |
Philpott, R., et al., "A 7MB/sec (65 MHz), Mixed Signal, Magnetic Recording Channel DSP Using Partial Response Signaling With Maximum Likelihood Detection," CICC Digest of Technical Papers (May, 1993), pp. 10.4.1-10.4.4. |