Claims
- 1. A pipelined multistage m-bit analog-to-digital converter for converting an analog input signal to a digital output signal, comprising:
- a. a first sample-and-hold amplifier for sampling the analog input signal and providing in correspondence with each sample an analog voltage and a first analog current;
- b. a first analog-to digital converter for providing an n-bit digital word from the analog voltage;
- c. an n-bit digital-to-analog converter for providing from the n-bit digital word a second analog current;
- d. a second sample-and-hold amplifier for sampling the first analog current and providing a third analog current;
- e. means for generating a fourth current proportional to the difference between the second analog current and the third analog current;
- f. a third sample-and-hold amplifier for sampling the fourth current and providing in correspondence with each sample a second analog voltage and a fifth analog current;
- g. a second analog-to-digital converter for providing a p-bit digital word from the second analog voltage;
- h. a p bit digital-to-analog converter for providing from the p-bit digital word a sixth analog current;
- i. means for generating a seventh current proportional to the difference between the fifth analog current and the sixth analog current;
- j. a third analog-to-digital converter for providing a q-bit digital word from the seventh analog current; and
- k. means including pipeline means for combining the n-bit, p-bit and q-bit digital words to provide a digital representation of the analog input signal.
- 2. A pipelined multistage m-bit analog-to-digital converter for converting an analog input signal to a digital output signal, comprising:
- a. a first sample-and-hold means for sampling the analog input signal and providing in correspondence with each sample a first analog signal and a first analog current;
- b. a first analog-to-digital converter for providing an n-bit digital word from the first analog signal;
- c. an n-bit digital-to-analog converter for providing from the n-bit digital word a second analog current;
- d. means for generating a third analog current proportional to the difference between the first analog current and the second analog current;
- e. a second analog-to-digital converter for providing a q-bit digital word from the third analog current; and
- f. pipeline means for combining the n-bit and q-bit digital words to provide a digital representation of the analog input signal.
- 3. A pipelined multistage m-bit analog-to-digital converter for converting an analog input signal to a digital output signal, comprising:
- a. a first sample-and-hold means for sampling the analog input signal and providing in correspondence with each sample a analog translation signal and a first analog current;
- b. a first analog-to-digital converter for providing an n-bit digital word from the analog translation signal;
- c. an n-bit digital-to-analog converter for providing from the n-bit digital word a second analog current;
- d. means for generating a third analog current proportional to the difference between the first analog current and the second analog current;
- e. a second sample-and-hold means for sampling the third analog current and providing in correspondence with each sample a second analog translation signal and a fourth analog current;
- f. a second analog-to-digital converter for providing a p-bit digital word from the second analog translation signal;
- g. a p-bit digital-to-analog converter for providing from the p-bit digital word a fifth analog current;
- h. means for generating a sixth current proportional to the difference between the fourth analog current and the fifth analog current;
- i. a third analog-to-digital converter for providing a q-bit digital words from the sixth analog current; and
- j. pipeline means for combining the n-bit, p-bit and q-bit digital words to provide a digital representation of the analog input signal.
- 4. A pipelined multistage m-bit analog-to-digital converter for converting an analog input signal to a digital output signal, comprising:
- a. first means for converting an analog input signal into an n-bit digital word and a first analog residue signal; means responsive to the n-bit digital word and the analog input signal for providing a first analog residue signal;
- b. second means for converting the first analog residue signal into a p-bit digital word and a second analog residue signal wherein the p-bit word includes a bit to indicate that the first analog residue signal is outside of a predetermined range;
- c. means for converting the second analog residue signal into a q-bit digital word; and
- d. pipeline means for combining the n-bit, p-bit, and q-bit digital words to provide a digital representation of the analog input signal.
- 5. A pipelined multi-stage m-bit analog-to-digital converter for converting an analog input signal to a digital output signal, as defined in claim 4, wherein said second means includes correction means for correcting the second analog residue signal when the first analog residue signal is outside of the predetermined range.
- 6. A pipelined multi-stage m-bit analog-to-digital converter for converting an analog input signal to a digital output signal, as defined in claim 5, correction means comprising:
- a. a digital-to-analog converter for providing from the p-bit word a first analog correction signal,
- b. means for generating the second analog residue signal by generating an analog signal proportional to the difference between the first analog residue signal and the first analog correction signal.
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 07/412,333, filed 9/26/89, now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Beck, F. and Bergmann, G., "A Monolithic 6 Bit Subconverter for High Speed, Resolution Sequential Flash A/D Conversion Systems", IECE (Japan) Technical Group on Circuits and Systems and IEEE Circuits and Systems Society 1985 International Symposium on Circuits and Systems. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
412414 |
Sep 1989 |
|