1. Field of the Invention
The present invention relates to an analog to digital converter, and more particularly to an analog to digital converter having high linearity.
2. Description of the Related Art
Consumers increasingly rely on digital resources provided by electronic devices such as cellular telephones, digital cameras, or portable and handheld digital electronic devices. The electronic devices process and/or produce both digital and analog signals. Meanwhile, the demand for faster transmission of digital data is increasing, along with increasing demand for applications such as wireless networks, downloadable digital music devices, digital movie devices, and others.
Electronic devices require the receipt of analog signals, which are then converted to digital signals, referred to as analog to digital (A/D) conversion. The electronic devices include appropriate circuitry to perform the A/D conversion to perform digital signal processing.
The pipelined architecture for Analog-to-Digital Conversion (ADC) rely on the concept of simultaneous data sub-conversion in multiple stages in order to progressively refine the digital representation of an analog signal. There are two fundamental approaches to pipelined ADC: a switched-capacitor, and a switched-current approach. In both of the approaches, the ADC apparatus is negatively influenced when components employed during stages of the pipelined ADC are mismatched.
An embodiment of an analog to digital converter is provided. The converter comprises a dither gain generator, a first stage, a multiplier, a second stage and a digital error correction logic. The dither gain generator generates a dither gain. The first stage receives a first voltage to generate a first digital code and a second voltage. The multiplier is coupled to the first stage and multiplies the second voltage with the dither gain to generate a third voltage. The second stage receives the third voltage to generate a second digital code. The digital error correction logic receives and corrects the first digital code and the second digital code to generate a digital code corresponding to the first voltage.
An embodiment of a video device is provided. The video device comprises an analog to digital converter and a display unit. The analog to digital converter convert a first analog signal to generate a digital signal. The display unit receives the digital signal to show a corresponding image. The converter comprises a dither gain generator, a first stage, a multiplier, a second stage and a digital error correction logic. The dither gain generator generates a dither gain. The first stage receives a first analog signal to generate a first digital signal and a second analog signal. The multiplier is coupled to the first stage and multiplies the second analog signal with the dither gain to generate a third analog signal. The second stage receives the third analog signal to generate a second digital signal. The digital error correction logic receives and corrects the first digital signal and the second digital signal to generate the digital signal corresponding to the first analog signal.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
By utilizing the dither gain generator 13 and the multiplier 18, the linearity of the analog to digital converter 10 can be improved. Although, in
The front-end sample and hold amplifier 11 receives, samples and amplifies the input voltage Vin to generate a first voltage V1. It is noted that the front-end sample and hold amplifier 11 may not amplify the voltage Vin, and only sample the input voltage Vin, and the amplitude of the input voltage Vin is the same as the first voltage V1. The first stage 12 receives the first voltage V1 to generate a second voltage V2 and a first digital code. The first digital code is shown as B1+r, wherein r indicates the error part or redundant part of the analog-to-digital conversion.
In this embodiment, B1 may be one bit value or a plurality of bit values according to the design of the first stage 12. The multiplier 18 multiplies the second voltage V2 with the dither gain (1+δ) to generate a third voltage V3. The dither gain (1+δ) is generated according to a dither signal from the dither gain generator 13. In this embodiment, amplitude of δ, for example, is between −0.004 and 0.004. In another embodiment, the value of δ may be time-varied, and can be determined according to the performance of the analog to digital converter 10.
The second stage 14 receives the third voltage V3 to generate a second digital code shown as B2+r, and another voltage (not shown in
Please refer to
The MDAC 21 receives the first voltage V1 and generates the second voltage V2 according to the first digital code. The MDAC 21 comprises a sample and hold unit 23 to hold the first voltage V1 for a predetermined time. The digital to analog converter (DAC) 24 generates voltage V1′ according to the first digital code. The subtractor 25 subtracts the voltage V1′ from the first voltage to generate a voltage difference, Vd. The amplifier 26 then amplifies the voltage difference to generate the second voltage V2. The gain of the amplifier 26 is determined according the number of the bits of the first digital code. For example, if the first digital code comprises two bits, the gain of the amplifier 26 is also 2.
By utilizing the dither gain generator 513 and the multiplier 518, the linearity of the analog to digital converter 51 can be improved. Although, in
The front-end sample and hold amplifier 611 receives, samples and amplifies the input analog signal Sa to generate a first analog signal S1. It is noted that the front-end sample and hold amplifier 511 may not amplify the input analog signal Sa, and only sample the input analog signal Sa, and the amplitude of the input analog signal Sa is the same as the first analog signal S1. The first stage 512 receives the first analog signal S1 to generate a second analog signal S2 and a first digital signal. The first digital signal is shown as B1+r, wherein r indicates the error part or redundant part of the analog-to-digital conversion.
In this embodiment, B1 may be one bit value or a plurality of bit values according to the design of the first stage 512. The multiplier 518 multiplies the second analog signal S2 with the dither gain G to generate a third analog signal S3, wherein the dither gain is determined as (1+δ). The dither gain (1+δ) is generated according to a dither signal from the dither gain generator 513. In this embodiment, the amplitude of δ, for example, is between −0.004 and 0.004. In another embodiment, the value of δ may be time-varied, and can be determined according to the performance of the analog to digital converter 51.
The second stage 514 receives the third analog signal S3 to generate a second digital signal shown as B2+r, and another analog signal (not shown in
For detailed architecture of the first stage 512 or the second stage 514 reference can be made to the drawing and description of
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.