ANODE SENSING CIRCUIT FOR SINGLE PHOTON AVALANCHE DIODES

Information

  • Patent Application
  • 20240379891
  • Publication Number
    20240379891
  • Date Filed
    July 23, 2024
    4 months ago
  • Date Published
    November 14, 2024
    8 days ago
Abstract
A single photon avalanche diode (SPAD) pixel circuit includes a SPAD, a clamping transistor coupled to the anode of the SPAD, and readout circuitry. The clamping transistor limits the anode voltage to a threshold below the readout circuitry's maximum operating voltage. In one embodiment, quenching and enabling transistors are implemented using single-layer gate oxide technology, while the clamping transistor uses extended drain technology. A regulation circuit generates a voltage clamp control signal for an array of pixels. Another embodiment utilizes a stacked chip design with the SPAD and a cathode-side quenching element on one chip, and the clamping transistor and readout circuitry on another. This incorporates a parasitic capacitance from deep trench isolation. Additional biasing transistors may be used for fine-tuning the clamped anode voltage. The described embodiments allow for reduced power consumption, and compatibility with low-voltage readout circuitry while maintaining high-speed operation and adjustable quenching characteristics.
Description
TECHNICAL FIELD

This application is directed to clamping circuits for single photon avalanche diodes (SPADs) that utilize low voltage control and provide for low voltage readout.


BACKGROUND

Single photon avalanche diode (SPAD) photodetectors are based on a PN junction that is reverse biased at a voltage exceeding a breakdown voltage. When a photon-generated carrier (via the internal photoelectric effect) is injected into the depletion region of the PN junction, a self-sustaining avalanche ensues, and detection of current output as a result of this avalanche can be used to indicate detection of the photon that generated the carrier.


There are challenges involved in the detection of this avalanche current, since the current pulses can produce a high voltage. This means that circuits are to be implemented to convert this high voltage resulting from the avalanche to a low voltage domain suitable for reading and control using sub 100 nm low voltage CMOS technology, so that SPAD based photodetection arrays can be utilized in time of flight ranging applications.


In general, it is desired for each SPAD pixel (which includes the SPAD itself as well as its associated readout and control circuitry) to be small in size so as to be able to provide a greater resolution per given size of a SPAD based photodetection array. Therefore, the smaller the size of the readout and control circuitry for each SPAD pixel, the smaller the size of each SPAD pixel, and consequently the greater the resolution per given size of a SPAD based photodetection array incorporating these SPAD pixels.


A sample prior art SPAD pixel 10 is shown in FIG. 1. The pixel 10 includes a SPAD D1 having its cathode coupled to a high voltage supply VHV through a quench resistance Rq and its anode coupled to the drain of an n-channel transistor T1. Transistor T1 in turn has its source coupled to the drain of an n-channel transistor T2, which has its drain coupled to ground. Transistor T1 is biased by a first control signal Ctrl1, which has a fixed voltage, while transistor T2 is biased by an alternating control signal Ctrl2.


When Ctrl2 goes high, it turns on, connecting the anode of the SPAD D1 to ground, setting the reverse bias voltage of the SPAD D1 above the breakdown voltage, while the clamp diode D2 disconnects the anode of the SPAD D1 from the VSPADOFF voltage. When an incoming photon strikes the SPAD D1, its cathode voltage will swing between the high voltage and a lower voltage, creating a current pulse that is detected by the detection module 11. The avalanche is quenched by the quench resistance Rq, resetting the SPAD D1 for the next detection. The purpose for Ctrl1 being a fixed voltage is to bias the transistor T1 so that it limits the current inrush to transistor T2 during the avalanche, protecting T2 from damage.


However, the use of the capacitor Cc, may consume an undesirable amount of area depending on the technology in which it is formed (e.g., CMOS). In addition, the capacitance value of the capacitor Cc is dependent on process and temperature, meaning that in an array of such SPAD pixels 10, the different SPADs may exhibit different responses, reducing the accuracy of results. Still further, the SPAD D1, due to the use of the detection module 11 at the cathode of D1, is larger than desired, further consuming an undesirable amount of area. In an attempt to enable the formation of smaller pixels than the SPAD pixels 10, the above referenced drawbacks need addressing. Therefore, further development into this area is required.


SUMMARY

Disclosed herein is an array of single photon avalanche diodes (SPADs) including a plurality of pixels. Each pixel includes, at least: a SPAD; a transistor circuit coupled configured to quench an anode voltage of the SPAD when the SPAD is struck by an incoming photon and to clamp the anode voltage to be no more than a threshold clamped anode voltage; readout circuitry coupled to receive the clamped anode voltage from the transistor circuit and to generate a pixel output therefrom, wherein the threshold clamped anode voltage is below a maximum voltage rating of transistors forming the readout circuitry; and a regulation circuit configured to generate a control signal for the transistor circuits of the plurality of pixels.


The transistor circuit may include a high voltage transistor configured to clamp the anode voltage based upon the control signal.


The transistor circuit may further include a quenching element in series with the high voltage transistor.


The quenching element may further include a first low voltage transistor.


The transistor circuit may further include a second low voltage transistor coupled to the high voltage transistor and configured to selectively disable the pixel.


The regulation circuit may include a low dropout amplifier (LDO) that forces the control signal to be equal to a clamped voltage reference signal.


Also disclosed herein is a circuit including at least one pixel. The at least one pixel may include, at least: a single photon avalanche diode (SPAD) having a cathode coupled to a high voltage supply node, and an anode; a first n-channel transistor having a drain coupled to the anode of the SPAD, a source coupled to a clamped anode voltage output node, and a gate coupled to a voltage clamp control signal; a second n-channel transistor having a drain coupled to the clamped anode voltage output node, a source, and a gate coupled to a quenching voltage control signal; and a third n-channel transistor having a drain coupled to the source of the second n-channel transistor, a source coupled to ground, and a gate coupled to an enable signal; wherein the voltage clamp control signal and the quenching voltage control signal are set so as to quench an anode voltage of the SPAD when the SPAD is struck by a photon and clamp the anode voltage to be no more than a threshold clamped anode voltage, wherein the threshold clamped anode voltage is below a maximum operating voltage rating of the second and third n-channel transistors.


The first n-channel transistor may be a high-voltage transistor, and the second and third n-channel transistors may be low-voltage transistors capable of withstanding less voltage than the first n-channel transistor.


The first n-channel transistor may be an extended drain transistor, and the second and third n-channel transistors may be single layer gate oxide transistors.


An inverter may have an input coupled to the clamped anode voltage output node and an output providing an output signal, the inverter being formed from single layer gate oxide transistors.


The at least one pixel may include an array of pixels, a regulation circuit may generate the voltage clamp control signal for each pixel of the array of pixels.


The regulation circuit may include a low dropout amplifier that forces the voltage clamp control signal to be equal to a clamped voltage reference signal.


The regulation circuit may include: a first n-channel transistor having a drain coupled to a supply voltage, a source, and a gate biased by a cascode control signal; a second n-channel transistor having a drain coupled to the source of the first n-channel transistor of the regulation circuit, a source, and a gate; a third n-channel transistor having a drain coupled to the source of the second n-channel transistor of the regulation circuit, a source, and a gate coupled to the quenching voltage control signal; a fourth n-channel transistor having a drain coupled to the source of the third n-channel transistor of the regulation circuit, a source coupled to ground, and a gate coupled to the supply voltage; and an amplifier having a non-inverting terminal coupled to a clamped voltage reference signal, a non-inverting terminal coupled to the source of the second n-channel transistor of the regulation circuit, and an output coupled to a gate of the second n-channel transistor of the regulation circuit.


The second n-channel transistor of the regulation circuit may be an extended drain n-channel transistor.


Also disclosed herein is a circuit including at least one pixel. The at least one pixel may include: a single photon avalanche diode (SPAD) having a cathode coupled to a high voltage supply through a quenching element, wherein the SPAD has a capacitance at its anode formed from a deep trench isolation, wherein the quenching element has a sufficiently high resistance such that the capacitance is not fully charged when the SPAD is struck by an incoming photon; a clamp transistor configured to be controlled by a voltage clamp control signal to clamp voltage at an anode of the SPAD when the SPAD is struck by an incoming photon to be no more than a threshold clamped anode voltage; and readout circuitry coupled to receive the clamped anode voltage from the clamp transistor and to generate a pixel output therefrom, wherein the threshold clamped anode voltage is below a maximum operating voltage rating of transistors forming the readout circuitry.


The readout circuitry may be an inverter having an input coupled to receive the clamped anode voltage from the clamp transistor.


An enable transistor may be coupled between the clamp transistor and ground, the enable transistor configured to selectively enable the circuit.


The enable transistor may be a double layer gate oxide (GO2) n-channel transistor.


The clamp transistor may be a high voltage n-channel transistor and the transistors forming the readout circuitry may be low voltage transistors.


The clamp transistor may be an extended drain double layer gate oxide (GO2) n-channel transistor.


The clamp transistor may be an extended drain double layer gate oxide (GO2) n-channel transistor. An enable transistor may be coupled to ground and a biasing transistor may be coupled between the clamp transistor and the enable transistor. The enable transistor may be a single layer gate oxide (GO1) n-channel transistor. The biasing transistor may be a single layer gate oxide (GO1) n-channel transistor. The transistors forming the readout circuitry may be low voltage transistors.


The at least one pixel may be an array of pixels, and a regulation circuit may generate the voltage clamp control signal for each pixel of the array of pixels.


The regulation circuit may be a low dropout amplifier that forces the voltage clamp control signal to be equal to a clamped voltage reference signal.


The regulation circuit may include, at least: a first n-channel transistor having a drain coupled to a supply voltage, a source, and a gate biased by a cascode control signal; a second n-channel transistor having a drain coupled to the source of the first n-channel transistor of the regulation circuit, a source, and a gate; a third n-channel transistor having a drain coupled to the source of the second n-channel transistor of the regulation circuit, a source, and a gate coupled to a bias signal; a fourth n-channel transistor having a drain coupled to the source of the third n-channel transistor of the regulation circuit, a source coupled to ground, and a gate coupled to the supply voltage; and an amplifier having a non-inverting terminal coupled to a clamped voltage reference signal, a non-inverting terminal coupled to the source of the second n-channel transistor of the regulation circuit, and an output coupled to a gate of the second n-channel transistor of the regulation circuit.


The second n-channel transistor of the regulation circuit may be an extended drain n-channel transistor.


The clamp transistor may be an extended drain double layer gate oxide (GO2) n-channel transistor. An enable transistor may be coupled between the clamp transistor and ground. The enable transistor may be a single layer gate oxide (GO1) n-channel transistor.


The at least one pixel may be an array of pixels. A regulation circuit may generate the voltage clamp control signal for each pixel of the array of pixels.


The regulation circuit may be a low dropout amplifier that forces the voltage clamp control signal to be equal to a clamped voltage reference signal.


The regulation circuit may include, at least: a first n-channel transistor having a drain coupled to a supply voltage, a source, and a gate biased by a cascode control signal; a second n-channel transistor having a drain coupled to the source of the first n-channel transistor of the regulation circuit, a source, and a gate; a third n-channel transistor having a drain coupled to the source of the second n-channel transistor of the regulation circuit, a source, and a gate coupled to a bias signal; a fourth n-channel transistor having a drain coupled to the source of the third n-channel transistor of the regulation circuit, a source coupled to ground, and a gate coupled to the supply voltage; and an amplifier having a non-inverting terminal coupled to a clamped voltage reference signal, a non-inverting terminal coupled to the source of the second n-channel transistor of the regulation circuit, and an output coupled to a gate of the second n-channel transistor of the regulation circuit.


The second n-channel transistor of the regulation circuit may be an extended drain n-channel transistor.


Also disclosed herein is a method of operating a pixel. The method may include, at least: quenching a single photon avalanche diode (SPAD) from its cathode sufficiently such that a capacitance at its anode from a deep trench isolation does not fully charge when the SPAD is struck by an incoming photon; clamping a voltage at an anode of the SPAD when the SPAD is struck by an incoming photon to be no more than a threshold clamped anode voltage; and reading the clamped anode voltage using readout circuitry having a maximum operating voltage rating of less than the threshold clamped anode voltage.


The voltage at the anode of the SPAD may be clamped using an n-channel extended drain double layer gate oxide transistor.


The method may include selectively enabling the pixel using an n-channel double layer gate oxide enable transistor coupled between the extended drain double layer gate oxide transistor and ground.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic diagram of a prior art SPAD based sensing pixel.



FIG. 2 is a schematic diagram of a first embodiment of SPAD based sensing pixel disclosed herein.



FIG. 3 is a series of graphs of the pixel of FIG. 2 in operation showing anode voltage over time, clamped anode voltage over time, and output voltage over time.



FIG. 4 is a schematic diagram showing the Vclamp regulation circuit used to provide the Vclamp voltage to the pixel of FIG. 2.



FIG. 5 is a schematic diagram of a second embodiment of SPAD based sensing pixel disclosed herein.



FIG. 5A is a series of graphs of the pixel of FIG. 5 in operation showing cathode voltage over time, anode voltage over time, and clamped anode voltage over time.



FIG. 5B is a series of graphs of the pixel of FIG. 5 in operation (if the quenching element Rq were removed) showing cathode voltage over time, anode voltage over time, and clamped anode voltage over time.



FIG. 6 is a schematic diagram of a third embodiment of a SPAD based sensing pixel and its associated Vclamp regulation circuit.



FIG. 7 is a schematic diagram of a fourth embodiment of a SPAD based sensing pixel and its associated Vclamp regulation circuit.





DETAILED DESCRIPTION

The following disclosure enables a person skilled in the art to make and use the subject matter disclosed herein. The general principles described herein may be applied to embodiments and applications other than those detailed above without departing from the spirit and scope of this disclosure. This disclosure is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed or suggested herein.


To address the above drawbacks, a variety of SPAD based sensing pixels have been developed. A first embodiment is now described with reference to FIG. 2.


In FIG. 2, the pixel 20 includes a SPAD D1 having its cathode coupled to a high voltage supply VHV and its anode coupled to the drain of n-channel extended drain transistor Tr1. Transistor Tr1 has its source coupled to the drain of n-channel thin (e.g., single layer) gate oxide (GO1) transistor Tr2, and its gate biased by the Vclamp signal. Transistor Tr2 has its source coupled to the drain of n-channel single layer gate oxide (GO1) transistor Tr3 and its gate biased by the Vquench signal. Transistor Tr3 has its source coupled to voltage reference AVSS, and its gate controlled by the En_GO1 signal. The En_GO1 signal (which is the enable signal for the pixel 20) is generated by in-pixel GO1 memory/enable logic 21. A clamp diode D2 has its cathode coupled to a VSPADOFF voltage and its anode coupled to the anode of the SPAD D1. The voltage at the drain of transistor Tr2 is, as will be explained, the clamped anode voltage of the SPAD D1, and passed through an inverter 22 also implemented in GO1 technology to provide the output signal OUT.


In operation, transistors Tr1 and Tr2, as biased by Vclamp and Vquench, have a resistance similar to that of the quenching element Rq present at the cathode of the SPAD Sp of the prior art design of FIG. 1. When an incoming photon strikes the SPAD D1, the anode swing will be between 0 and an excess voltage Vex of about 5 V, as seen in the anode voltage graph of FIG. 3. The n-channel extended drain transistor Tr1 is capable of withstanding higher voltages (e.g., 7 V), so the swing at the anode of the SPAD D1 does not present an issue to transistor Tr1. Using transistor Tr1 as a clamping element, for example by biasing its gate with a Vclamp of 2.5 V, the voltage at the source (the clamped anode voltage) will be in the range of 1.1 V or less, as seen in the clamped anode voltage graph of FIG. 3, enabling the use of the low voltage GO1 transistors Tr2 and Tr3, which can tolerate no more than about 1.2 V.


By changing the value of Vquench, the drain to source resistance of Tr2 changes, and therefore the quench resistance seen by the anode of the SPAD D1 will change, and thus the pulse dead time will change. By changing the value of Vclamp, the clamped anode voltage can be changed. Note that even when the anode voltage is clamped to around 0.55 V, the GO1 based inverter 22 is still able to trigger, as can be seen in the output voltage graph of FIG. 3.


Since Tr2 is a low voltage GO1 transistor, this pixel 20 has the advantage of being able to use a low voltage GO1 transistor Tr3 for enabling the pixel 20. Note that GO1 type transistors consume a small amount of area, and that the use of discrete resistors and capacitors are also eliminated, so this pixel design saves area over prior art pixel designs.


Note that the pixel 20 design described above is for a single pixel within an array of pixels. As seen in FIG. 4, a regulation circuit 30 generates Vclamp for the array of pixels (meaning that the regulation circuit 30 generates a single value of Vclamp that is passed to each pixel within the array of pixels).


The regulation circuit 30 is comprised of n-channel transistor Tc1 having its drain coupled to the power supply VDD, its source coupled to the drain of extended drain n-channel transistor Tc2, and its gate biased by the Vcas signal. The n-channel transistor Tc2 has its source coupled to the drain of n-channel transistor Tc3 and its gate coupled to the output of amplifier 31. The n-channel transistor Tc3 has its source coupled to the drain of n-channel transistor Tr4 and its gate biased by the Vquench signal (which may or may not be the same Vquench signal as received by the transistors Tr2 of the pixels 20). The n-channel transistor Tr4 has its source coupled to AVSS and its gate tied to VDD to maintain Tr4 in an on-state. Note that the source of transistor Tc2 is coupled to the inverting terminal of the amplifier 31, and that the amplifier 31 receives a clamped voltage reference at its non-inverting terminal, essentially forming a low dropout (LDO) amplifier that operates to have Vclamp match the clamped voltage reference input to the amplifier 31.


A second embodiment is now described with reference to FIGS. 5, 5A, and 5B.


In FIG. 5, the pixel 40 includes a top tier chip 41 and a bottom tier chip 42; this is a stacked die solution where the top die includes the circuitry in box 41 and the bottom die includes the circuitry in box 42. The top tier chip 41 is now described and includes a SPAD D1 having its cathode coupled to a high voltage supply VHV through a quenching resistance Rq and its anode coupled to ground through a deep trench isolation parasitic capacitance Cdti that results from the fact that the SPAD D1 is formed using three dimensional SPAD technology in which different SPADs are separated from one another by deep trench isolations. A clamp diode D2 has its cathode coupled to a VSPADOFF voltage and its anode coupled to the anode of the SPAD D1.


The bottom tier chip 42 is now described and includes an n-channel extended drain double layer gate oxide (GO2) transistor MN1 having its drain coupled to the anode of the SPAD D1. Transistor MN1 has its source coupled to the drain of n-channel double layer gate oxide (GO2) transistor MN2, and its gate biased by the Vcas signal. Transistor MN2 has its source coupled to ground and its gate biased by the Enable signal (which is the enable signal for the pixel 40, and is generated by an in-pixel GO2 memory/enable logic which is not shown in FIG. 5 for simplicity). The input to an inverter INV is coupled to the drain of MN1 and the output OUT is of the pixel 40 is provided at the output of the inverter INV. The inverter INV is comprised of low voltage p-channel transistor MP1 having its drain coupled to a supply voltage VDD, its source coupled to the output OUT, and its gate coupled to the gate of low voltage n-channel transistor MN3. Low voltage n-channel transistor MN3 has its drain coupled to the output OUT, its source coupled to ground, and its gate coupled to the gate of the p-channel transistor MP1.


In operation, when an incoming photon strikes the SPAD D1, the large quenching resistance Rq quickly quenches the current through the SPAD D1 without having to charge any parasitic capacitor element at the cathode, so that the cathode voltage of the SPAD D1 quickly falls from VHV to VHV less an excess voltage Vex before recharging, as can be seen in FIG. 5A. This quick quenching process during avalanche means that the current through the SPAD D1 is low and only sufficient to slowly charge the capacitance Cdti to a level (i.e. 2 V) where it is able to trigger the inverter INV without the need to fully charge the Cdti capacitor to Vex (i.e 5V), as also seen in FIG. 5A.


The extended drain n-channel transistor MN1, properly biased by the Vcas signal, clamps the anode voltage to below 1.1 V, as seen in FIG. 5A, enabling the use of low voltage transistors MP1 and MN3 in the inverter INV for readout.


Without the quenching element Rq, the cathode voltage of the SPAD D1 would remain high during avalanche, meaning that the parasitic capacitance Cdti would be charged to Vex, increasing power consumption, as can be seen in FIG. 5B.


This embodiment combines the advantages of cathode-side quenching and anode-side reading, which reduces power consumption. This embodiment also removes the use of discrete capacitors, saving area over prior art pixel designs.


A third embodiment is now described with reference to FIG. 6.


In FIG. 6, the pixel 50 includes a top tier chip 51 and a bottom tier chip 52. The top tier chip 51 is now described and includes a SPAD D1 having its cathode coupled to a high voltage supply VHV through a quenching resistance Rq and its anode coupled to ground through a parasitic deep trench isolation capacitance Cdti that results from the fact that the SPAD D1 is formed using three dimensional SPAD technology in which different SPADs are separated from one another by deep trench isolations. A clamp diode D2 has its cathode coupled to a VSPADOFF voltage and its anode coupled to the anode of the SPAD D1.


The bottom tier chip 52 is now described and includes an extended drain double layer gate oxide (GO2) n-channel transistor Tr1 having its source coupled to the drain of n-channel single layer gate oxide (GO1) transistor Tr2, and its gate biased by the Vclamp signal. Transistor Tr2 has its source coupled to the drain of n-channel single layer gate oxide (GO1) transistor Tr3 and its gate biased by the Vbias signal. Transistor Tr3 has its source coupled to voltage reference AVSS, and its gate controlled by the En_GO1 signal. The En_GO1 signal (which is the enable signal for the pixel 50) is generated by in-pixel GO1 memory/enable logic 53. The voltage at the drain of transistor Tr2 is, as will be explained, the clamped anode voltage of the SPAD D1, and passed through an inverter 54 also implemented in GO1 technology to provide the output signal OUT.


In operation, when an incoming photon strikes the SPAD D1, the large quenching resistance Rq quickly quenches the current through the SPAD D1 without having to charge any parasitic capacitor element at the cathode, so that the cathode voltage of the SPAD D1 quickly falls from VHV to VHV less an excess voltage Vex before recharging. This quick quenching process during avalanche means that the current through the SPAD D1 is low and only sufficient to slowly charge the parasitic capacitance Cdti to a level (i.e 2 V) where it is able to trigger the inverter INV without the need to fully charge the Cdti capacitor to Vex (i.e 5V).


Notice that as opposed to the first embodiment in which the transistors Tr1 and Tr2 perform quenching, here the quenching is performed at the cathode by the quenching element Rq. Therefore, here, transistor Tr1 serves to clamp the anode voltage of the SPAD D1 to a safe level for GO1 transistors forming the inverter 54, under control of the Vclamp signal. The resistance seen by the anode of the SPAD D1 can be tuned by adjusting the Vbias signal, allowing for fine tuning of the clamped anode voltage.


This embodiment combines the advantages of cathode-side quenching and anode-side reading, which reduces power consumption. This embodiment also removes the use of discrete capacitors, saving area over prior art pixel designs. In addition, since Tr2 is a low voltage GO1 transistor, this pixel 50 has the advantage of being able to use a low voltage GO1 transistor Tr3 for enabling the pixel 50, providing for further area savings.


Note that the pixel 50 design described above is for a single pixel within an array of pixels. The regulation circuit 60 generates Vclamp for the array of pixels (meaning that the regulation circuit 60 generates a single value of Vclamp that is passed to each pixel within the array of pixels).


The regulation circuit 60 is comprised of n-channel transistor Tc1 having its drain coupled to the power supply VDD, its source coupled to the drain of extended drain n-channel transistor Tc2, and its gate biased by the Vcas signal. The n-channel transistor Tc2 has its source coupled to the drain of n-channel transistor Tc3 and its gate coupled to the output of amplifier 61. The n-channel transistor Tc3 has its source coupled to the drain of n-channel transistor Tr4 and its gate biased by the Vbias signal (which may or may not be the same Vbias signal as received by the transistors Tr2 of the pixels 20). The n-channel transistor Tr4 has its source coupled to AVSS and its gate tied to VDD to maintain Tr4 in an on-state. Note that the source of transistor Tc2 is coupled to the inverting terminal of the amplifier 61, and that the amplifier 61 receives a clamped voltage reference at its non-inverting terminal, essentially forming a low dropout (LDO) amplifier that operates to have Vclamp match the clamped voltage reference input to the amplifier 61.


A fourth embodiment is now described with reference to FIG. 7. The fourth embodiment is a variant of the third embodiment where the bottom tier chip 52′ of the pixel 50′ lacks transistor Tr2. Instead, the source of the transistor Tr1 is coupled to the drain of transistor Tr3. Otherwise, the fourth embodiment and third embodiment are sufficiently similar that additional description need not be given for sake of brevity, although do note that by removing transistor Tr2, the fourth embodiment lacks the precise tunability of the clamped anode voltage at the third embodiment provides.


While the disclosure has been described with respect to a limited number of embodiments, those skilled in the art, having benefit of this disclosure, will appreciate that other embodiments can be envisioned that do not depart from the scope of the disclosure as disclosed herein. Accordingly, the scope of the disclosure shall be limited only by the attached claims.

Claims
  • 1. An imaging pixel, comprising: a top die stacked on a bottom die;wherein the top die comprises a single photon avalanche diode (SPAD) having a cathode coupled to a high voltage supply node and an anode, wherein the SPAD has a capacitance at its anode formed from a deep trench isolation and coupled between the anode and ground; andwherein the bottom die comprises: a first transistor having a first conduction terminal connected to the anode of the SPAD, a second conduction terminal connected to an anode voltage output node, and a control terminal coupled to receive a control signal;an enable transistor having a first conduction terminal connected to the anode voltage output node, a second conduction terminal connected to ground, and a control terminal coupled to receive an enable signal; andreadout circuitry coupled to the anode voltage output node and configured to generate a pixel output therefrom.
  • 2. The imaging pixel of claim 1, wherein the first transistor comprises an extended drain double layer gate oxide cascode transistor, the control terminal of the extended drain double layer gate oxide cascode transistor being coupled to a cascode control voltage.
  • 3. The imaging pixel of claim 2, wherein the enable transistor comprises a double layer gate oxide transistor.
  • 4. The imaging pixel of claim 1, wherein the readout circuitry comprises an inverter having an input coupled to the anode voltage output node and configured to generate the pixel output.
  • 5. The imaging pixel of claim 1, wherein the top die further comprises a quenching resistance connecting the cathode of the SPAD to the high voltage supply node.
  • 6. The imaging pixel of claim 1, wherein the first transistor comprises a clamp transistor configured to clamp an anode voltage of the SPAD to be no more than a threshold clamped anode voltage; and wherein the control signal is a voltage clamp control signal.
  • 7. The imaging pixel of claim 6, wherein the enable transistor comprises a single layer gate oxide transistor.
  • 8. The imaging pixel of claim 1, further comprising a low dropout (LDO) circuit comprising: an amplifier having a first input terminal coupled to receive a clamped voltage reference signal, a second input terminal connected to a second node, and an output connected to a control terminal of a regulated transistor and configured to generate said control signal;wherein the regulated transistor also has a first conduction terminal connected to a first node and a second conduction terminal connected to the second node; andwherein the first node is coupled to a supply voltage and the second node is coupled to ground.
  • 9. The imaging pixel of claim 8, wherein the LDO circuit further comprises: a cascode transistor having a first conduction terminal connected to the supply voltage, a second conduction terminal connected to the first node, and a control terminal coupled to a cascode control signal;a first LDO transistor having a first conduction terminal connected to the second node, a second conduction terminal, and a control terminal coupled to a control signal; anda second LDO transistor having a first conduction terminal connected to the second conduction terminal of the first LDO transistor, a second conduction terminal connected to ground, and a gate coupled to the supply voltage.
  • 10. The imaging pixel of claim 9, wherein the first LDO transistor comprises a biasing transistor, and wherein the control signal is a biasing signal.
  • 11. A method of operating a single photon avalanche diode (SPAD) pixel, comprising: providing a SPAD on a first die, the SPAD having a cathode coupled to a high voltage supply through a quenching element and an anode;providing readout circuitry on a second die stacked with the first die;detecting a photon with the SPAD;clamping an anode voltage of the SPAD using a clamping transistor on the second die;generating an output signal based on the clamped anode voltage using the readout circuitry; andselectively enabling or disabling the SPAD pixel using an enable transistor on the second die.
  • 12. The method of claim 11, wherein clamping the anode voltage comprises: applying a voltage clamp control signal to a gate of the clamping transistor to limit the anode voltage to a threshold voltage below a maximum operating voltage of the readout circuitry.
  • 13. The method of claim 11, further comprising: preventing a parasitic capacitance at the anode of the SPAD from fully charging when the SPAD detects a photon, wherein the parasitic capacitance results from a deep trench isolation on the first die.
  • 14. The method of claim 11, wherein the clamping transistor is an extended drain double layer gate oxide transistor.
  • 15. The method of claim 11, wherein clamping the anode voltage comprises applying a voltage clamp control signal to a gate of the clamping transistor to limit the anode voltage to a threshold voltage below a maximum operating voltage of the readout circuitry; and further comprising generating the voltage clamp control signal using a low dropout (LDO) circuit on the second die.
  • 16. The method of claim 15, wherein generating the voltage clamp control signal comprises: comparing a clamped voltage reference signal to a feedback signal from the LDO circuit using an amplifier; andadjusting the voltage clamp control signal based on the comparison to match the clamped voltage reference signal.
  • 17. The method of claim 11, further comprising: fine-tuning the clamped anode voltage using a biasing transistor coupled between the clamping transistor and the enable transistor.
  • 18. The method of claim 17, wherein the biasing transistor and the enable transistor are single layer gate oxide transistors.
  • 19. The method of claim 11, wherein the enable transistor is directly coupled to the clamping transistor, and wherein the enable transistor is a single layer gate oxide transistor.
  • 20. The method of claim 11, wherein quenching the SPAD comprises: quickly reducing current through the SPAD when the SPAD is struck by an incoming photon, such that a cathode voltage of the SPAD quickly falls from the high voltage supply to a lower voltage before recharging.
RELATED APPLICATION

This application is a division of United States Application for patent Ser. No. 17/734,738, filed on May 2, 2022, which is a division of United States Application for patent Ser. No. 16/718,762, now U.S. Pat. No. 11,349,042, filed on Dec. 18, 2019, the contents of which are incorporated by reference in their entireties.

Divisions (2)
Number Date Country
Parent 17734738 May 2022 US
Child 18781083 US
Parent 16718762 Dec 2019 US
Child 17734738 US