Claims
- 1. A method of making a conduction by breaking down an anti-fuse in a semiconductor device that includes a plurality of anti-fuses and a capacitance with one capacitance electrode being connected to first terminals of the anti-fuses, the method comprising the steps of:
- turning on a transistor connected between a second terminal of a specific anti-fuse and a basic potential for selecting the specific anti-fuse out of the plurality of anti-fuse;
- impressing a first potential which have predetermined potential difference on one capacitance electrode and the first terminal of the specific anti-fuse, and setting the ground level on the other capacitance electrode so as to charge the one capacitance electrode, cutting off the first potential, and impressing a second potential on the other capacitance electrode,
- thereby the first potential and the second potential being superposed on one capacitance electrode, applying the superposed potential to the first terminal of the specific anti-fuse to execute a conduction by the breakdown of the specific anti-fuse.
- 2. A method as claimed in claim 1, wherein the first and second potentials are of the same polarity.
- 3. A method as claimed in claim 1, wherein the first and second potentials are the same voltage as the power source.
- 4. A method as claimed in claim 1, wherein a combination of the anti-fuse and the transistor forms a unit memory cell, and the breakdown of one anti-fuse performs the storage of information into a memory cell.
- 5. A method as claimed in claim 1, wherein the basic potential is a ground level.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-164797 |
Jun 1990 |
JPX |
|
Parent Case Info
This application is a divisional of copending application Ser. No. 07/716,773, now U.S. Pat. No. 5,119,163 filed on Jun. 18, 1991. The entire contents of which are hereby incorporated by reference.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4899205 |
Hamdy et al. |
Feb 1990 |
|
Non-Patent Literature Citations (1)
Entry |
E. Hamdy et al.; "Dielectric Based Antifuse For Logic and Memory ICs"; pp. 786-789, 1988 IEDM Conf. Proc. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
716773 |
Jun 1991 |
|