Claims
- 1. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- a drive circuit that provides drive current in response to said control power, said drive circuit being coupled to said control node;
- an output circuit coupled between said power input node and said output node; and
- an anti-latch circuit coupled to said cower input node and to said drive circuit, said anti-latch circuit inhibiting said drive circuit from providing said drive current to said output circuit when said anti-latch circuit senses that said power input node is low; wherein
- said anti-latch circuit is a PNP transistor having a base coupled to said power input node, a collector coupled to said output node, and an emitter coupled to said drive circuit.
- 2. The very low dropout dual supply voltage regulator circuit of claim 1, wherein said PNP transistor is a lateral PNP transistor.
- 3. The very low dropout dual supply voltage regulator circuit of claim 1, wherein said PNP transistor is a vertical PNP transistor.
- 4. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- a drive circuit that provides drive current in response to said control power, said drive circuit being coupled to said control node;
- an output circuit coupled between said power input node and said output node; and
- an anti-latch circuit coupled to said power input mode and to said drive circuit, said anti-latch circuit inhibiting said drive circuit from providing said drive current to said output circuit when said anti-latch circuit senses that said power input node low; wherein
- said anti-latch circuit is a diode-connected PNP transistor having a base and collector coupled together and to said power input node.
- 5. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from-said control input node;
- an output node;
- a drive circuit that provides drive current in response to said control power, said drive circuit being coupled to said control node;
- an output circuit coupled between said power input node and said output node; and
- an anti-latch circuit coupled to said power input node and to said drive circuit, said anti-latch circuit inhibiting said drive-circuit from providing said drive current to said output circuit when said anti-latch circuit senses that said power input node is low; wherein
- said anti-latch circuit is a diode-connected NPN transistor having an emitter coupled to said power input node.
- 6. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receive control power;
- a-Power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- a drive circuit that provides drive current in response to said control power, said drive circuit being coupled to said control node;
- an output circuit coupled between said power input node and said output node; and
- anti-latch circuit coupled to said power input node and to said drive circuit, said anti-latch circuit inhibiting said drive circuit from providing said drive current to said output circuit when said anti-latch circuit senses that said power input node is low; wherein
- said anti-latch circuit is a Schottky diode having an anode couple to said drive circuit and a cathode coupled to said power input node.
- 7. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an out-out node;
- a drive circuit that provides drive current in response to said control power, said drive circuit being coupled to said control node;
- an output circuit coupled between said power input node and said output node;
- an anti-latch circuit coupled to said power input node and to said drive circuit, said anti-latch circuit inhibiting said drive circuit from providing said drive current to said output circuit when said anti-latch circuit senses that said power input node is low;
- a bandgap reference circuit coupled to said output node and to said drive circuit; and
- a level shifting circuit coupled between said bandgap reference circuit and said drive circuit; wherein
- said anti-latch circuit is coupled between said drive circuit and said level shifting circuit.
- 8. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- an output transistor coupled to said output node and to said power input node;
- a driver transistor coupled between said control input mode and the base of said output transistor to provide drive current to said output transistor;
- an anti-latch transistor coupled to said power input node and to said driver transistor, said anti-latch transistor inhibiting said driver transistor from providing drive current to said output transistor when said power input node is low;
- a bandgap reference circuit coupled to said output node and to said driver transistor; and
- a level shifting circuit-coupled between said bandgap reference circuit and said driver transistor; wherein
- said anti-latch transistor is coupled between said level shifting circuit and said driver transistor.
- 9. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- an output transistor coupled to said output node and to said power input node;
- a driver transistor coupled between said control input node and the base of said output transistor to provide drive current to said output transistor; and
- an anti-latch transistor counted to said power input node and to said driver transistor, said anti-latch transistor inhibiting said driver transistor from providing drive current to said output transistor when said power input node is low; wherein
- said anti-latch transistor is a PNP transistor having a base coupled to said power input node, a collector coupled to said output node, and an emitter coupled to said driver transistor.
- 10. The very low dropout dual supply voltage regulator circuit of claim 9, wherein said PNP transistor is a lateral PNP transistor.
- 11. The very low dropout dual supply voltage regulator circuit of claim 9, wherein said PNP transistor is a vertical PNP transistor.
- 12. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input made that receives output power, said power input node being isolated from said control input node;
- an output node;
- an output transistor coupled to said output node and to said power input node;
- a driver transistor coupled between said control input node and the base of said output transistor to provide drive current to said output transistor; and
- an anti-latch transistor coupled to said power input node and to said driven transistor, said anti-latch transistor inhibiting said driver transistor from providing drive current to said output transistor when said power input node is low; wherein
- said anti-latch transistor is a diode-connected PNP transistor having a base and collector coupled together and to said power input node.
- 13. A very low dropout dual supply voltage regulator circuit comprising:
- a control in-out node that receives central power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- an output transistor coupled to said output node and to said power input node;
- a driver transistor coupled-between said control input node-and the base of said output transistor to provide drive current to said output transistor; and
- an anti-latch transistor coupled to said power input node and to said driver transistor, said anti-latch transistor inhibiting said driver transistor from providing drive current to said output transistor when said power input node is low; wherein
- said anti-latch transistor is a diode-connected NPN transistor having an emitter coupled to said power input node.
- 14. A method for powering-on a very low drop out dual supply voltage regulator irrespective of supply sequencing comprising:
- providing an output transistor between a power input node and an output node;
- monitor said power input node to sense whether said power input node is low;
- inhibiting a driver transistor from providing drive current to said output transistorize said monitoring nonitors that said power input node is low, said driver transistor being coupled to a control input node that is separate from said power input node; and
- driving said output transistor with said drive current from said driver transistor when said monitoring senses that said power input node is other than low; wherein
- said monitoring and inhibiting are performed by a PNP transistor having a base coupled to said power input node.
- 15. A method for powering-on a very low dropout dual supply voltage regulator irrespective of supply sequencing comprising:
- providing output transistor between a power input node and a output node;
- monitoring said power input node to sense whether said power input node is low;
- inhibiting a driver transistor from providing drive-current to said output transistor when said monitoring monitors that said power input node is low, said driver transistor being coupled to a control input node that is separate from said power input node; and
- driving said output transistor with said drive current from said driver transistor when said monitoring senses that said power input node is other than low; wherein
- said monitoring and inhibiting are performed by a Schottky diode coupled to said power input node.
- 16. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- means for providing power from said power input node to said output node;
- means for driving a drive current into said means for providing power in responses to said control power; and
- means for inhibiting said means for driving when said means for inhibiting senses that said power input node is low; wherein
- said means for inhibiting is a PNP transistor having a base coupled to said power input node.
- 17. The very low dropout dual supply voltage regulator circuit of claim 16, wherein said PNP transistor is a diode-connected PNP transistor having a base and collector coupled together and to said power input node.
- 18. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power said power input node being isolated from said control input node;
- an output node;
- means for providing power from said power input node to said putput node;
- means for driving a drive current into said means for providing power in response to said control power; and
- means fon inhibiting said means for driving when said means for inhibiting senses that said power input node is low; wherein
- said means for inhibiting is a diode-connected NPN transistor having an emitter coupled to said power input node.
- 19. A very low dropout dual supply voltage regulator circuit comprising:
- a control input node that receives control power;
- a power input node that receives output power, said power input node being isolated from said control input node;
- an output node;
- means for providing power from said power input node to said output node;
- means for driving, drive current into said means for providing power in response to said control power;
- means inhibiting said means for driving when said means for inhibiting senses that said power in what node is low; wherein
- said means for inhibiting is a Schottky diode.
Parent Case Info
This is a continuation of application Ser. No. 08/604,749, filed Feb. 23, 1996, abandoned entitled ANTI-LATCH CIRCUIT FOR LOW DROPOUT DUAL SUPPLY VOLTAGE REGULATOR.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
"Initial Release: LT1580/LT1580-2.5; 7A, Very Low Dropout Regulator," Linear Technology, Inc., Milpitas, California, pp. 1 to 4, published Jun. 1995. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
604749 |
Feb 1996 |
|