Claims
- 1. A method of fabricating an antifuse structure in an integrated circuit, comprising the steps of:forming a first layer of conductive interconnects in said integrated circuit; forming an antifuse layer primarily amorphous carbon over said first layer of conductive interconnects; forming a second layer of conductive interconnects over said antifuse layer; wherein said antifuse layer can be programmed at a voltage of less than about 8 volts.
- 2. The method of claim 1, wherein said antifuse layer can be programmed at a voltage of about 6 volts or less.
- 3. A method of operating an integrated circuit, comprising using a voltage of less than about 8 volts to program an antifuse structure which is formed in said integrated circuit and which primarily comprises amorphous carbon.
- 4. The method of claim 3, wherein said voltage is less than or equal to about 6 volts.
CROSS-REFERENCE TO RELATED APPLICATION
This is a divisional of application Ser. No. 09/123,094, filed Jul. 27, 1998, which issued on Sep. 5, 2000 as U.S. Pat. No. 6,114,714, and which is itself a continuation of application Ser. No. 08/743,638 filed Nov. 4, 1996, abandoned.
This application claims priority from U.S. provisional application 60/007,151 filed Nov. 7, 1995, which is hereby incorporated by reference. However, the content of the present application is not necessarily identical to that of the priority application.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4630355 |
Johnson |
Dec 1986 |
|
5493147 |
Holzworth et al. |
Feb 1996 |
|
5825072 |
Yen et al. |
Oct 1998 |
|
5989943 |
Whitten et al. |
Nov 1999 |
|
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/007151 |
Nov 1995 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/743638 |
Nov 1996 |
US |
Child |
09/123094 |
|
US |