Claims
- 1. An input stage for an operational amplifier circuit, said input stage having reduced offset voltage and circuit drift due to changes in the power supply and common mode voltages changes while limiting voltages applied across transistors of said input stage, said input stage comprising:
- a pair of transistors coupled as a differential amplifier for receiving input signals;
- a bias resistor, said bias resistor having a first terminal coupled between a common terminal of said pair of transistors, said bias resistor having a second terminal coupled to load terminals of said pair of transistors;
- a feedback circuit responsive to a voltage of said first bias resistor terminal and to a first voltage level and a second voltage level determined by a power supply for determining a voltage of said first bias resistor terminal and said second bias resistor terminal, respectively.
- 2. The input stage of claim 1 wherein said differential amplifier includes:
- a first and a second serially-coupled transistor coupled between said first bias resistor terminal and a first terminal of a power source; and
- wherein said feedback circuit includes:
- a set of serially coupled transistors, said set of transistors coupled between said first power supply terminal and a second power supply terminal; and
- a set of serially coupled resistors coupled between said first and said second power supply terminals; wherein said set of resistors provide bias voltages for selected set transistors, said set transistors being interconnected with said first and said second transistors.
- 3. The input stage of claim 2 wherein a first differential amplifier transistor includes a third and a fourth transistor coupled between a load terminal of said first differential amplifier transistor and said second power supply terminal, a second differential amplifier transistor having a fifth and sixth transistor coupled between a load terminal thereof and said second power supply terminal, said set transistors being interconnected with said third and fourth and said fifth and sixth transistors.
- 4. The input stage of claim 3 wherein said first, second, third, fourth, fifth, and sixth transistors and transistors of said set of transistors are enhancement mode MOSFET transistors.
- 5. The input stage of claim 3 wherein said second terminal of said bias resistor is coupled to a control terminal of said third transistor and a control terminal of said fifth transistor, a control terminal of said fourth transistor and a control terminal of said sixth transistor being coupled between a third transistor and a fourth transistor of said transistor set.
- 6. The input stage of claim 5 wherein said bias resistor first terminal is coupled to a control terminal of said third transistor of said transistor set, a control terminal of said first transistor being coupled between a first transistor and a second transistor of said transistor set.
- 7. A method of reducing the offset voltage and circuit drift due to changes in the power supply and common mode voltages changes of an input stage of an operational amplifier while limiting voltages applied across transistors of said input stage, said method comprising the steps of:
- coupling a first transistor and a second transistor as a differential amplifier, said differential amplifier including a bias-setting resistor coupled across said first and said second transistors, load terminals of said first and said second transistors each having a first and a second plurality of serially-coupled load transistors respectively coupled thereto, a common terminal of said first and second transistors having a third plurality of series-coupled bias transistors coupled thereto;
- maintaining a first terminal of said bias-setting resistor at a first constant voltage using a feedback circuit responsive to a voltage level of said first terminal and a first ratio of a power supply voltage, said feedback circuit applying a control signal to a bias transistor; and
- maintaining a second terminal of said bias-setting resistor at a second constant voltage using said feedback circuit responsive to a voltage level of said first terminal and to a second ratio of said power supply voltage, said feedback circuit applying a control signal to a load transistor.
- 8. The method of claim 7 wherein said differential amplifier first and second plurality of load transistors are coupled to a second power supply terminal, said third plurality of transistors coupled to a first power supply terminal, wherein said maintaining a first terminal step includes the step of interconnecting a fourth plurality of transistors coupled in series between said first power supply terminal and said second power supply terminal with said first and said second plurality of transistors, and wherein said maintaining a second terminal step includes the step of interconnecting said fourth plurality of transistors with said third plurality of transistors.
- 9. The method of claim 8 further including the step of:
- providing bias voltages for said fourth plurality of transistors using a first plurality of resistors coupled in series between said first power supply terminal and said second power supply terminal.
- 10. The method of claim 9 wherein said coupling step further includes the step of coupling a current source to said second terminal of said bias-setting resistor.
- 11. The method of claim 10 wherein said coupling step further includes the step of coupling said first terminal of said bias-setting resistor to a first first plurality transistor control terminal, and to a first second plurality transistor control terminal.
- 12. The method of claim 11 further comprising the step of implementing said fourth plurality of transistors with enhancement mode MOSFET transistors.
- 13. An input stage for an operational amplifier, said input stage comprising:
- a first circuit node;
- a second circuit node;
- a bias resistor coupled between said first and said second node;
- a first and a second input transistor, said first and second input transistor coupled between said first and said second node;
- a first plurality of transistors coupled between said first input transistor and a second power supply terminal;
- a second plurality of transistors coupled between said second input transistor and said second power supply terminal;
- a third plurality of transistors coupled between said first and second input transistors and a first power supply terminal;
- a current source coupled to said bias resistor; and,
- a feedback circuit interconnected with said first and said second plurality of transistors, said feedback circuit maintaining said second node at a constant voltage, said feedback circuit maintaining said first node at a constant voltage;
- wherein said feedback circuit includes a fourth plurality of transistors coupled in series between said first and said second power supply terminal; said feedback circuit including a first plurality of resistors coupled in series between said first and said second power supply terminals.
- 14. The input stage of claim 13 wherein said plurality of feedback circuit resistors provides bias voltages for said feedback circuit transistors.
- 15. The input stage of claim 13 wherein said second node is connected to said current source, to a control terminal of a one of said first plurality of transistors, and to a control terminal of a one of said second plurality of transistors.
- 16. The input stage of claim 15 wherein said first node is coupled to a control terminal of a one of said fourth plurality of transistors.
- 17. The input stage of claim 13 wherein said feedback circuit transistors are depletion mode MOSFET transistors.
Parent Case Info
This is a continuation-in-part of co-pending application Ser. No. 07/618,388 filed on Dec. 19, 1990, now U.S. Pat. No. 5,142,243.
Non-Patent Literature Citations (1)
Entry |
Jaeger, "High-Performance Input Stage For Integrated Operational Amplifiers", IBM Technical Disclosure Bulletin, vol. 18, No. 6, Nov. 1975, pp. 1695-1696. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
618388 |
Dec 1990 |
|