Claims
- 1. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device; said write signals including a first write signal and a second write signal; the apparatus comprising:
(a) a current directing circuit; said current directing circuit receiving said write signals; said current directing circuit directing a write current to establish a write voltage between a first locus and a second locus across said write head in a first excursion toward a first polarity in response to said first write signal and directing said write current to establish said write voltage across said write head in a second excursion toward a second polarity substantially opposite said first polarity in response to said second write signal; (b) a first boost system coupled with said current directing circuit; said first boost system boosting said write voltage toward said first polarity during said first excursion; and (c) a second boost system coupled with said current directing circuit; said second boost system boosting said write voltage toward said second polarity during said second excursion.
- 2. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 1 wherein said first boost system urges said write voltage toward ground potential and wherein said second boost system urges said write voltage toward a positive supply voltage.
- 3. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 1 wherein said first boost system controls a first duration of said first excursion and said second boost system controls a second duration of said second excursion.
- 4. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 1 wherein said first boost system is responsive to a first boost system control unit, and wherein said second boost system is responsive to a second boost system control unit.
- 5. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 1 wherein during said boosting at least one of said first boost system and said second boost system raises electrical potential at a particular locus of said first locus and said second locus for a first time interval, and lowers electrical potential at the other locus of said first locus and said second locus than said particular locus for a second time interval; said second time interval being longer than said first time interval; said second time interval spanning said first time interval.
- 6. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 5 wherein said first boost system controls a first duration of said first excursion and said second boost system controls a second duration of said second excursion.
- 7. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 7 wherein said first boost system urges said write voltage toward ground potential and wherein said second boost system urges said write voltage toward a positive supply voltage.
- 8. An apparatus for use in applying write signals for driving a write head to effect writing information to a memory device as recited in claim 7 wherein said first duration and said second duration are substantially equal.
- 9. An apparatus for delivering write signals to a write head to effect writing information to a memory device; said write signals establishing a voltage between a first locus and a second locus across said write head and including a first write signal and a second write signal; the apparatus comprising:
(a) a responsive circuit coupled between an upper potential and a lower potential; said responsive circuit receiving said write signals; said responsive circuit establishing a first potential across said write head in response to said first write signal and establishing a second potential across said write head in response to said second write signal; (b) a first boost system coupled with said responsive circuit; said first boost system boosting said first potential toward said upper potential to facilitate said responsive circuit achieving said first potential across said write head; and (c) a second boost system coupled with said responsive circuit; said second boost system boosting said second potential toward said lower potential to facilitate said responsive circuit achieving said second potential across said write head.
- 10. An apparatus for delivering write signals to a write head to effect writing information to a memory device as recited in claim 9 wherein said first boost system effects said boosting said first potential toward said upper potential for a first duration and said second boost system controls said boosting said second potential toward said lower potential for a second duration.
- 11. An apparatus for delivering write signals to a write head to effect writing information to a memory device as recited in claim 9 wherein during said boosting at least one of said first boost system and said second boost system raises electrical potential at a particular locus of said first locus and said second locus for a first time interval, and lowers electrical potential at the other locus of said first locus and said second locus than said particular locus for a second time interval; said second time interval being longer than said first time interval; said second time interval spanning said first time interval.
- 12. An apparatus for delivering write signals to a write head to effect writing information to a memory device as recited in claim 10 wherein said first duration and said second duration are substantially equal.
- 13. A method for applying write signals for driving a write head to effect writing information to a memory device; said write signals including a first write signal and a second write signal; the method comprising the steps of:
(a) In no particular order:
(1) providing a current directing circuit; said current directing circuit receiving said write signals; (2) providing a first boost system coupled with said current directing circuit; and (3) providing a second boost system coupled with said current directing circuit; (b) operating said current directing circuit to direct a write current to establish a write voltage across said write head in a first excursion toward a first polarity in response to said first write signal and to direct said write current to establish said write voltage across said write head in a second excursion toward a second polarity substantially opposite said first polarity in response to said second write signal; (c) operating said first boost system to boost said write voltage toward said first polarity during said first excursion; and (d) operating said second boost system to boost said write voltage toward said second polarity during said second excursion.
- 14. A method for applying write signals for driving a write head to effect writing information to a memory device as recited in claim 13 wherein said first boost system urges said write voltage toward ground potential and wherein said second boost system urges said write voltage toward a positive supply voltage.
- 15. A method for applying write signals for driving a write head to effect writing information to a memory device as recited in claim 13 wherein said first boost system controls a first duration of said first excursion and said second boost system controls a second duration of said second excursion.
- 16. A method for applying write signals for driving a write head to effect writing information to a memory device as recited in claim 15 wherein said first boost system is responsive to a first boost system control unit, and wherein said second boost system is responsive to a second boost system control unit.
- 17. A method for applying write signals for driving a write head to effect writing information to a memory device as recited claim 13 wherein during said boosting at least one of said first boost system and said second boost system raises electrical potential at a particular locus of said first locus and said second locus for a first time interval, and lowers electrical potential at the other locus of said first locus and said second locus than said particular locus for a second time interval; said second time interval being longer than said first time interval; said second time interval spanning said first time interval.
- 18. A method for applying write signals for driving a write head to effect writing information to a memory device as recited in claim 17 wherein said first boost system controls a first duration of said first excursion and said second boost system controls a second duration of said second excursion.
- 19. A method for applying write signals for driving a write head to effect writing information to a memory device as recited in claim 18 wherein said first duration and said second duration are substantially equal.
- 20. A method for applying write signals for driving a write head to effect writing information to a memory device as recited in claim 19 wherein said first duration and said second duration are substantially contemporaneous.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to United States Patent Application No. ______entitled “Apparatus and Method for Applying Write Signals for Driving a Write Head,” (Attorney Docket No. TI-36004/DDM03-008) filed Apr. 3, 2003, which is assigned to the current assignee hereof.