Claims
- 1. A phase-locked loop circuit comprising:a plurality of phase-locked loops, each phase-locked loop having a voltage controlled oscillator operating at a different frequency, the frequency of operation of each voltage controlled oscillator being determined by a divide ratio of the voltage controlled oscillator output frequency to a phase frequency detector, said divide ratio for each phase-locked loop being programmable; a processor circuit coupled to said voltage controlled oscillators for generating a control word for programming each of said voltage controlled oscillators, a first portion of said control word programming a divide ratio for a first voltage controlled oscillator and a second portion of said control word addressing an auxiliary register containing a control word for programming a divide ratio for a second voltage controlled oscillator.
- 2. In a cellular telephone, a phase-locked loop circuit for generating a first local oscillator frequency for a first mixer and a second local oscillator frequency different from said first local oscillator frequency for a second mixer, the frequency of said first and said second local oscillators being changed between first and second modes of operation of said cellular telephone comprising:a first phase-locked loop for generating said first local oscillator frequency, a frequency of operation said first phase-locked loop being under programmable control; a second phase-locked loop for generating said second local oscillator frequency, a frequency of operation said second phase-locked loop being under programmable control; a processor for generating a control word coupled to said first and said second phase-locked loops, said control word having bits for setting the operating frequency of said first phase-locked loop and having fewer than the number of bits required to set the operating frequency of said second phase-locked loop.
- 3. The phase-locked loop circuit of claim 2 wherein said first mode is a transmit mode and said second mode is a receive mode.
- 4. The phase-locked loop circuit of claim 3 wherein said processor transmits said control word to said first and said second phase-locked loops via a serial interface.
- 5. The phase-locked loop circuit of claim 3 further comprising an auxiliary register containing a control word for programming a divide ratio for said phase-locked loop.
- 6. The phase-locked loop circuit of claim 2 wherein said first mode is a transmit mode at a first frequency and said second mode is a transmit mode a at a second frequency different from said first frequency.
- 7. The phase-locked loop circuit of claim 6 wherein said processor transmits said control word to said first and said second phase-locked loops via a serial interface.
- 8. The phase-locked loop circuit of claim 6 further comprising an auxiliary register containing a control word for programming a divide ratio for said phase-locked loop.
- 9. The phase-locked loop circuit of claim 2 wherein said processor transmits said control word to said first and said second phase-locked loops via a serial interface.
- 10. The phase-locked loop circuit of claim 2 further comprising an auxiliary register containing a control word for programming a divide ratio for said phase-locked loop.
- 11. A cellular telephone comprising:a transmit circuit; a receive circuit; first and second mixers in said transmit circuit and third and fourth mixers in said receive circuit; a phase-locked loop circuit having a first phase-locked loop for generating a local oscillator frequency for said first and third mixers, said first local oscillator frequency being different during transmit and receive operations of said cellular telephone, and a second phase-locked loop for generating a local oscillator frequency for said second and fourth mixers, said second local oscillator frequency being different during transmit and receive operations of said cellular telephone and different from said first local oscillator frequency; a processor for generating a single control word for setting the frequency of said first and said second phase-locked loop, said control word having bits for setting the operating frequency of said first phase-locked loop and having fewer than the number of bits required to set the operating frequency of said second phase-locked loop.
- 12. The cellular telephone of claim 11 wherein the operating frequency of said first and said second phase-locked loop are under programmable control.
- 13. The cellular telephone of claim 12 further comprising a plurality of auxiliary registers containing a control word for programming an operating frequency of said second phase-locked loop.
- 14. The cellular telephone of claim 13 wherein said plurality of auxiliary registers are addressed by bits in said control word, a number of bits in each said auxiliary register exceeding a number of bits needed to address said register.
- 15. A method for operating a cellular telephone having a plurality of phase-locked loops, each phase-locked loop having a voltage controlled oscillator operating at a different frequency, the frequency of operation of each voltage controlled oscillator being determined by a divide ratio of the voltage controlled oscillator output frequency to a phase frequency detector, said divide ratio being programmed by processor, the method comprising:serially transmitting a control word from said processor to a phase-locked loop circuit for programming first and second divide ratios for first and second voltage controlled oscillators, respectively; decoding said control word to generate a divide ratio for said first voltage controlled oscillator and an address of an auxiliary register; addressing said auxiliary register to read out a divide ratio for said second voltage controlled oscillator.
- 16. The method of claim 15 wherein said cellular telephone is in a transmit mode.
- 17. The method of claim 16 wherein said cellular telephone switches from one transmit frequency to another.
- 18. The method of claim 15 wherein said second voltage controlled oscillator operates at a fixed frequency in a receive mode.
- 19. The method of claim 15 wherein the frequency of operation of said first and said second voltage controlled oscillators are chosen to minimize spurious frequency transmission in the transmit mode.
- 20. The method of claim 15 wherein said control word is 24 bits in length, and wherein 3 bits of said control word address 7 registers containing a 12 bit divide ratio for said second voltage controlled oscillator.
Parent Case Info
This application claims priority under 35 U.S.C. §119(e)(1) of Provisional Application No. 60/171,756, filed Dec. 22, 1999.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/171756 |
Dec 1999 |
US |