Brochure entitled "LithoMap.TM. LM20 Lithography Characterization System", Prometrix, 3255 Scott Blvd., Santa Clara, CA 95054. |
Brochure entitled "LithoMap.TM. LM20 Defect Monitor Option", Prometrix Corporation, 3255 Scott Blvd., Santa Clara, CA 95054. |
Brochure entitled "Prometrix Announces the Defect Monitor". |
Paper entitled "A Multilevel Interconnect Test Vehicle for Wafer Scale Integration", S. Westbrook et al., V--MIC Conf., Jun. 25-26, 1985. |
Article entitled "Novel IC Metallization Test Structures for Drop-In Monitors", R. Spencer, Solid State Technology, Sep. 1983. |
Article entitled "VLSI Multilevel Metal Defect Characterization System", M. Heath et al., Proceedings IEEE Southeastcon, Apr. 5-8, 1987. |
Brochure entitled "Prometrix Introduces Defect Monitor II", Prometrix Corporation, 3255 Scott Blvd., Santa Clara, CA 95054. |
Paper entitled "A Comprehensive Test Chip for the Characterization of Multi-Level Interconnect Processes", D. J. Radack et al., V-MIC Conf., Jun. 15-16, 1987. |
Paper entitled "Proposed Comprehensive Test Vehicle for Monitoring Multilevel Interconnection Process Variabilities, Misalignment, Parametrics and Defect Density", T. E. Wade, V-MIC Conf., 6/9-10/1986. |
"Technique for Determining the Untrimmed Value of an Isolated Resistor in an Integrated Circuit", C. K. Bartley et al., IBM Technical Disclosure Bulletin, vol. 27, No. 1A, Jun., 1984, pp. 2-3. |
"Back-Contact Resistor Network Pares Wire Count In FCL Hybrids", Walter et al., Electronics International, vol. 55, No. 10, May 1982, pp. 173-174. |
"Resistor Grids in Hybrid Circuits", V. Bapesware Rao et al., Microelectronics Journal, vol. 11, No. 4, Aug. 1980. |