1. Field of the Invention
The present invention relates an apparatus and method, and especially in an apparatus and method for enhancing DC offset correction speed of a radio device.
2. Description of the Prior Art
As known, in a radio device based on a radio communication architecture, such as a direct conversion radio receiver (DCR) or Zero IF (ZIF), a DC offset manner frequently occurs during a process of mixing a RF or IF signal with a local oscillating signal to be a baseband signal used for the radio device. Because the radio receiver needs to keep a capability of receiving signal on movements, a frequency of the baseband signal will become higher or lower, and each gain in the radio receiver will be properly readjusted or re-corrected in response to this manner. The readjusted gain will result in changes of DC offset. While a DC offset occurs, the received baseband signal therefore may be distorted, especially through an amplifier, or a baseband filter that is saturated to make the radio device inoperable. Therefore, it is an extreme important for a radio device to provide a DC offset correction or cancellation for resolving a DC offset again after gain setting.
In an exemplar of using a GSM or current mobile phone system, a time slot for the radio receiver is being progressed for only a period of 20˜30 μs, which has been decided by a standard communication specification like a TDMA (Time division Multiple Access) system. During a time slot between receivers, only a very-short time is permitted to perform a DC offset correction after gain setting and continuously receive the baseband signal at the same time. However, it is a preliminary issue of how to perform a DC offset correction within such an instant or transient time.
For foregoing problems, a DC offset correction loop (DCOC Loop) is proposed in U.S. Pat. No. 6,114,980, which adopts a sign bit generator 204, a search stage 206 and a digital-to-analog converter 208 to compensate for input of a gain stage 202 like a baseband filter or an amplifier. Practically, at each time the loop 200 always need take 10 μs perform sequential comparison. And, a bandwidth of the gain stage, such as a baseband filter, on its signal-pass path, (e.g. GSM system) has a cannel bandwidth of 200K, which limits the whole DC offset correction speed of the radio receiver 100. Thus, a response time of the loop may be easily delayed from its baseband filter.
An U.S. Pat. No. 6,356,217 as illustrated in
An U.S. Pat. No. 6,335,656 as illustrated in
To solve the forgoing drawbacks, it therefore is a primary objective of the present invention to provide an apparatus and method for enhancing DC offset correction speed of a radio device.
It is a secondary object of the present invention to provide an apparatus and method that controls a pre-charged capacitor to set a preset voltage potential thereby reducing a settle time of a baseband filter.
It is a third object of the present invention to provide an apparatus with a simplified configuration so as to reduce both an occupied area and component cost.
To archive the forgoing objectives, the instant invention discloses an apparatus for enhancing DC offset correction speed of a radio device. On the exemplary, the apparatus is defined with one or two-stage signal-processing units and a controller. Meanwhile, Each signal-processing unit has a baseband filter, a gain stage and a DC offset correction (DCOC) loop applied on the gain stage. The baseband filter has a bandwidth-controlling unit, a capacitor section, a resistor section and an operational amplifier. A connection direction of an electrode terminal of a capacitor disposed within the capacitor section is capable of being switched by the controller to process a pre-charge or discharge phases thereby adjusting a bandwidth of the baseband filter to be either a normal operational bandwidth, i.e. 150 K, or wider than the normal operational bandwidth, i.e. 5 MHz, thereby rapidly outputting a baseband signal.
Beside, the instant invention discloses a method for enhancing DC offset correction speed of said radio device, according to the present invention, comprising the following steps of:
switching a first capacitor of a first baseband filter to connect with a reference DC voltage source to proceed a pre-charge procedure of the first capacitor thereby adjusting the bandwidth of the first baseband filter to be wider than a normal operational bandwidth;
implementing a first DC offset correction loop to eliminate a DC offset of an output signal of a first signal processing unit;
after the first capacitor is pre-charged to reach a preset voltage level, switching the first capacitor of the first baseband filter to connect with a normal-operating point of a first operational amplifier thereby adjusting the bandwidth of the first baseband filter to be a normal operational bandwidth; and
implementing a second DC offset correction loop to eliminate a self-mix DC offset of an output signal of a second signal processing unit.
Firstly referring to illustration of
Initially, the mixer 414a generates a first baseband signal by mixing a RF or IF signal with a local oscillating signal via the antenna 410a and the low noise amplifier 412a. The low pass filter 418 is operative to filter and amplify the first baseband signal from the mixer 414a and output a second baseband signal to serve as an output signal of the signal processing unit 416a. However, the controller 432a, i.e. a processor, MCU or DSP, can generate a control signal 7602 to control bandwidth variance of the low pass filter 418 at 3 dB corner frequency, in response to the first baseband signal. In fact, the low pass filter 418 is disposed with a bandwidth-controlling unit 760a or 760b (shown in
In another case, as shown in
The programmable gain amplifier 420b is further operative to amplify the second baseband signal from the low pass filter 418 and output a third baseband signal serving as an output signal of the signal processing unit 416b.
The DC offset correction loop 422b differing from said DC offset correction loop 422a on layout, compensates an input of the low pass filter 418 (i.e. the first baseband signal), and thereby mitigating a DC offset of the third baseband signal output from the programmable gain amplifier 420b as an output signal of the signal processing unit 416b.
In another case, as shown in
Accordingly, the DC offset correction loop 422c differing from said DC offset correction loop 422b of
In another case, as shown in
More differently from said DCOC loop 422b of
In another case, as shown in
The first signal processing unit 416e has a first baseband filter 418 as a low pass filter (LPF), a first gain stage 420e as a programmable gain amplifier (PGA) coupled to the first baseband filter 418, and a first DC offset correction (DCOC) loop 422e applied on the first gain stage 420e. The first baseband filter 418 is operative to filter a first baseband signal through the mixer 414e from the antenna 410e and the low noise amplifier (LNA) 412e, and therefore output a second baseband signal. Accurately, the first baseband filter 418 is also disposed with a first bandwidth-controlling unit 760a or 760b (shown in
Actually, the second signal-processing unit 424e is identical with said first signal-processing unit 418e in both structure and function, including a second baseband filter 426eas a low pass filter (LPF), a second gain stage 428e as a programmable gain amplifier (PGA), and a second DC offset correction (DCOC) loop 430e.
The second baseband filter 426efor receiving the third baseband signal from the first signal processing unit 416eand outputting a fourth baseband signal also has a second bandwidth-controlling unit 760a, 760b (as shown in
The second gain stage 428e is operative to amplify the fourth baseband signal from the second baseband filter 426e and output a fifth baseband signal to serve as an output signal of the second signal processing unit 424e. The second DC offset correction (DCOC) loop 430e compensates an input of the second gain stage 428e (as the fourth baseband signal), and thereby mitigating a DC offset of the fifth baseband signal from the second gain stage 428e to serve as the output signal of the second signal processing unit 424e.
Please be noted that the second DC offset correction loop 430e is applied to efficiently correct a self-mixing DC offset from the low noise amplifier (LNA) 412e and a DC offset generated from the first baseband filter 418 and first gain stage 420e, differently from the first DC offset correction loop 422e. In another case, as shown in
In an exemplary shown in
The bandwidth-controlling unit 760a serves as a switch, according to a control signal 7602 instructed from the controller 432a-432f (see
While the electrode terminal 7204a of the capacitor (C2) 7202a is selectively switched by the bandwidth-controlling unit 760a to be electrically connected with the second node 7604a of the reference DC voltage source 750a, the reference DC voltage source 750a provides the operational amplifier 710a with a DC voltage input to perform a pre-charge phase that pre-charges the capacitor 7202a to reach a preset voltage level. It means that the preset voltage level will be substantially equal to an input DC level of the operational amplifier 710a and the reference DC voltage source 750a pre-charges the capacitor 7202a. Thus, the bandwidth of the low pass filter 418 upon entry of the first baseband signal is adjusted to be wider than a normal operational bandwidth for speeding up signal pass.
As soon as the electrode terminal 7204a of the capacitor (C2) 7202a is switched to a first node 7206a (as the normal-operating point) by the bandwidth-controlling unit 760a, a discharging phase that the capacitor (C2) 7202a discharges the input of the operational amplifier 710a is performed. The low pass filter 418 can be adjusted back to the normal operational bandwidth.
Therefore, it is understandable that an application of pre-charging the capacitor 7202a to preset voltage level is able to rapid adjust the bandwidth variance of 3 Bd corner frequency of the low pass filter 418, and therefore speed up a setting time of the low pass filter 418 (detailed later).
In another exemplary shown in
The up-half part of the low pass filter 418 has a first capacitor section 720b and a first resistor section 730b wherein a first capacitor (C2) 7202b is disposed in the first capacitor section 720b and has an first electrode terminal 7204b thereon, which is extended to the bandwidth-controlling unit 760b. A first node 7206b is located from a first input of the operational amplifier 710b, and a second node 7604b is extended from a first reference DC voltage source 750b. The down-half part of the low pass filter 418 has a second capacitor section 721b, a second resistor section 731b wherein a second capacitor (C3) 7203b is disposed in the second capacitor section 721b and has a second electrode terminal 7205b thereon, which is extended to the bandwidth-controlling unit 760b. A third node 7207b is located from a second input of the operational amplifier 710b, and a fourth node 7605b is extended from a second reference DC voltage source 751b. It is noted that the operational amplifier 710b is regarded as a differential amplifier parallel with the first and second capacitors 7202b, 7203b. The bandwidth-controlling unit 760b further has a first switch located on the up-half part of the filter 418, and a second switch located on the down-half part of the filter 418. The bandwidth-controlling unit 760b depends upon a control signal 7602 instructed from the controller 432a-432f (see
While the electrode terminal 7204b, 7205b of the first and second capacitors 7202b, 7203b are selectively switched by the first and the second switches, respectively, to the second node 7604b having the first preset voltage level and the fourth node 7605b having the second preset voltage level, the first and second preset voltage levels are substantially equal to respective first and second DC levels at the first and second inputs of the differential amplifier. The first and second reference DC voltage sources 750b, 751b respectively pre-charges the first and second capacitors 7202b, 7203b thereby adjusting the bandwidth of the low pass filter 418 to be wider than the normal operational bandwidth.
Oppositely, as soon as the first terminals 7204b, 7205b of the first and second capacitors 7202b, 7203b are selectively switched by the first and second switches to the first and third nodes 7206b, 7207b respectively, the first and second capacitors 7202b, 7203b respectively discharge to the first and second inputs of the differential amplifier 710b thereby adjusting the bandwidth of the low pass filter 418 back to the normal operational bandwidth and speeding up a settling time of the low pass filter 418.
Further referring to
Additionally, a method for enhancing DC offset correction speed in a radio device as shown in
In step 600, disabling a LNA of the radio device;
In step 610, switching an electrode terminal of a first capacitor of a first baseband filter (LPF1) by a controller via a first bandwidth-controlling unit to connect with a reference DC voltage source thereby starting a pre-charge procedure of the first capacitor;
In step 620, adjusting the bandwidth of the LPF1 to be wider than a normal operational bandwidth;
In step 630, implementing a first DC offset correction loop (A) on a first gain stage to eliminate a DC offset of an output signal of a first signal processing unit;
In step 640, after the first capacitor is pre-charged to reach a preset voltage level, switching the electrode terminal of the first capacitor of the LPF1 by the controller via a first bandwidth-controlling unit to connect with a first node as a normal-operating point allocated at an input of a first operational amplifier of the LPF1 for a discharge procedure;
In step 650, adjusting the bandwidth of the LPF1 to be a normal operational bandwidth and enabling the LNA;
In step 660, speeding up a settle time of the LPF1, accordingly; and
In step 670, implementing a second DC offset correction loop (B) on a second gain stage to eliminate a DC offset including a self-mixing DC offset of an output signal of a second signal processing unit.
In conclusion, the apparatus and method for enhancing DC offset correction speed of a radio device according to the present invention control connection direction of a capacitor to adjustably vary 3 dB corner frequency of the baseband filter and pre-charge the capacitor to set a preset voltage level thereby reducing a settle time of the baseband filter. Beside, the apparatus is realized with a simplified configuration so as to reduce both an occupied area and component cost.
Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3389346 | Webb | Jun 1968 | A |
5084683 | Nicollini | Jan 1992 | A |
6069505 | Babanezhad | May 2000 | A |
6114980 | Tilley et al. | Sep 2000 | A |
6335656 | Goldfarb et al. | Jan 2002 | B1 |
6356217 | Tilley et al. | Mar 2002 | B1 |
6452444 | Mehr | Sep 2002 | B1 |
6516187 | Williams et al. | Feb 2003 | B1 |
6771945 | Pickett et al. | Aug 2004 | B1 |
6784728 | Fischer | Aug 2004 | B2 |
6927722 | Hong | Aug 2005 | B2 |
6975845 | Vihonen et al. | Dec 2005 | B2 |
7339442 | Godambe | Mar 2008 | B2 |
7403760 | Gao | Jul 2008 | B1 |
7495508 | Tan | Feb 2009 | B2 |
7899431 | Rahman et al. | Mar 2011 | B2 |
20030231054 | Magoon et al. | Dec 2003 | A1 |
20040169565 | Gaggl et al. | Sep 2004 | A1 |
20050162219 | Adan | Jul 2005 | A1 |
20050225388 | Ramachandran et al. | Oct 2005 | A1 |
20060009182 | Yoneda et al. | Jan 2006 | A1 |
20060071838 | Runals et al. | Apr 2006 | A1 |
20060091933 | Makino et al. | May 2006 | A1 |
20070063757 | Bouras | Mar 2007 | A1 |
20070090863 | Hsu | Apr 2007 | A1 |
Number | Date | Country |
---|---|---|
200410532 | Jun 2004 | TW |
200501602 | Jan 2005 | TW |
Number | Date | Country | |
---|---|---|---|
20080026719 A1 | Jan 2008 | US |