Claims
- 1. A circuit for generating stable clock signals with respect to at least one of process, temperature and voltage variations, comprising:a current source to generate a constant current having a first value; a current over capacitance (I/C) portion coupled to said current source and between a supply voltage and ground, said I/C portion consisting of first and second I/C stages; and a capacitor having a second value and coupled to a node formed by an output of said first I/C stage and an input of said second I/C stage; wherein application of a clock signal directly connected to an input of said first I/C stage generates an output at a logic gate coupled to an output of said second I/C stage, said output having a stable delay based on said first and second values; wherein at least one of said first and second values changeable to adjust an amount of the delay.
- 2. The circuit of claim 1, wherein said first and second I/C stages each comprising a pair of complementary field effect transistors (FETs), gates of the FETs of a respective I/C stage being coupled together to form the input of that stage, and drains of the FETs of a respective I/C stage being coupled together to form the output of that stage.
- 3. The circuit of claim 1, wherein said current source comprises a bandgap circuit.
- 4. The circuit of claim 3, further comprising a switched capacitor circuit that provides a constant resistance, wherein the constant resistance and a constant voltage provided by said bandgap circuit generate the constant current.
- 5. The circuit of claim 3, further comprising a discrete resistor, wherein said discrete resistor and a constant voltage provided by said bandgap circuit generate the constant current.
- 6. The circuit of claim 1, wherein said current source further comprises cascoded current mirrors coupled between said supply voltage and said first and second I/C stages, and between said first and second I/C stages and ground.
- 7. The circuit of claim 1, wherein said constant current source further comprises cascoded current mirrors coupled between said supply voltage and said first and second I/C stages, and between said first and second I/C stages and ground.
- 8. A method for generating stable delays for stable clock signals with respect to at least one of process, temperature and voltage variations, comprising the steps of:providing a constant current having a first value; providing a current over capacitance (I/C) portion coupled to the constant current and between a supply voltage and ground, the I/C portion consisting of first and second I/C stages; and providing a capacitor having a second value and coupled to a node formed by an output of the first I/C stage and an input of the second I/C stage; wherein application of a clock signal directly connected to an input of the first I/C stage generates an output at a logic gate coupled to an output of the second I/C stage, said output having a stable delay based on the first and second values.
- 9. The method of claim 8, further comprising the step of changing at least one of said first and second values to adjust an amount of the delay.
- 10. The method of claim 8, further comprising the step of providing said first and second I/C stages each with a pair of complementary field effect transistors (FETs), gates of the FETs of a respective I/C stage being coupled together to form the input of that stage, and drains of the FETs of a respective I/C stage being coupled together to form the output of that stage.
- 11. The method of claim 8, further comprising the step of providing the constant current with a bandgap circuit.
- 12. The method of claim 11, further comprising the steps of:providing a constant voltage with the bandgap circuit; providing a switched capacitor circuit to provide constant resistance; and producing the constant current with the constant voltage and the constant resistance.
- 13. The method of claim 11, further comprising the steps of:providing a discrete resistor; and providing a constant voltage with the bandgap circuit; and producing the constant current with the constant voltage and the discrete resistor.
- 14. The method of claim 8, further comprising the step of providing the constant current with cascoded current mirrors coupled between said supply voltage and said first and second I/C stages, and between said first and second I/C stages and ground.
- 15. The method of claim 8, further comprising the steps of providing said constant current with cascoded current mirrors coupled between said supply voltage and said first and second I/C stages, and between said first and second I/C stages and ground.
CROSS-REFERENCE TO RELATED APPLICATION
This application claims priority to Provisional U.S. Patent Application No. 60/260,926, filed Jan. 11, 2001.
US Referenced Citations (13)
Non-Patent Literature Citations (1)
Entry |
Copy of European Search Report for Application No. 02250203.3-1233, dated Apr. 2, 2002, 3 pages. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/260926 |
Jan 2001 |
US |