Sun et al., "An Area Minimizer for Floorplans W/ L-shaped Regions," 1992 Int'l Conference on Computer Design, pp. 383-386. |
Chrzanowska-Jeske, et al.; "Partitioning Approach to Find and Exact Solution to the Fitting Problem in an Application-Specific EPLD Device"; pp. 39-44, 1993. |
Braun et al., "Techniques for Multilayer Channel Routing," IEEE Trans. on CAD, vol. 7, No. 6, Jun. 1988, pp. 698-712. |
Burstein et al., "Timing Influenced Layout Design," 1985 22nd Design Automation Conf., Paper 9.2, pp. 124-130. |
Greenberg et al., "Mulch: A Muli-layer Channel Router Using One, Two, and Three Layer Partitions," 1988 Int'l CAD Conf., pp. 88-91. |
Hamada et al., "An Efficient Multi-Level Placement Technique Using Hierarchical Partitioning," 1991 IEEE Int'l Symp. on Ckts & Sys., pp. 2044-2047. |
Roy et al., "A Timing Driven N-Way Chip & Multi-chip Partitioner," IEEE/ACM Int'l Conf on CAD-93, pp. 240-247. |
Ho et al., "Layer Assignment for Multichip Modules," IEEE Trans. on CAD, vol. 9, No. 12, Dec. 1990, pp. 1272-1277. |
Lim et al., "Performance Driven Placement w/Global Routing for Macro Cells," 1992 Great Lakes VLSI Symposium, pp. 35-41. |