Claims
- 1. A system for performing a processing operation on analog signals, said system comprising:
- an analog-to-digital converter unit for providing a sequence of groups of residue numbers, each residue number derived from a base number; and
- digital processing apparatus having said sequence of groups of residue numbers applied thereto, said digital processing apparatus performing said processing operation on said sequence of residue numbers.
- 2. The system of claim 1 wherein said analog-to-digital converter unit includes:
- an analog-to-digital converter for converting an analog signal to digital signal; and
- a plurality of residue encoder units for encoding said digital signals to a plurality of residue signals.
- 3. The system of claim 2 wherein said processing operation is selected from the group of processing operations consisting of addition, subtraction, and multiplication.
- 4. The system of claim 1 wherein said analog-to-digital converter unit includes:
- a voltage ramp generator unit for generating a series of ramp output voltages, each ramp output voltage corresponding to an increasing series of ranges of analog input signals; and
- a comparison unit for determining when an analog input signal is equal to a ramp voltage in a one of said series of ranges.
- 5. The system of claim 4 wherein in said analog-to-digital converter unit includes a generation unit for generating a series of residue numbers determined by a magnitude of said analog input signal and a number of said plurality of ramp voltages required to correspond to said magnitude of said analog input voltages.
- 6. The system of claim 5 wherein said residure numbers are Chinese remainder numbers.
- 7. A method of processing an input analog signal to signal capable of being manipulated by a digital processing unit, said method comprising the step of:
- converting said input analog signal to digital residue number signals.
- 8. The method of claim 7 wherein said converting step includes the step of:
- converting said input analog signal to chinese remainder number signals.
- 9. The method of claim 8 wherein said converting step includes the steps:
- dividing a comparator unit into a series of comparator subunits, each subunit related to a base number; and
- determining said chinese remainder number signals by the highest subunit and the highest level of said subunit activated.
- 10. The method of claim 8 wherein said converting step includes the steps of:
- generating a series of ramp voltages, each ramp voltage related to a base number; and
- determining said chinese remainder numbers from a number of ramp voltages and a voltage level of a final ramp voltage, said final ramp voltage being identified by a comparator.
- 11. An analog-to-digital converter for converting an input analog signal to residue number digital signals, said converter comprising:
- a comparator unit for determining a magnitude of said input signal relative to base number and a voltage level within said base number; and
- an encoder unit for converting said magnitude into said residue number digital signals.
- 12. The converter of claim 11 further comprising:
- a ramp voltage generator, said ramp voltage generator providing a sequence of ramp voltage wave forms in response to said analog input signal, each ramp voltage wave form corresponding to a base number, wherein said comparator unit determines base number voltage level for said analog input signal, said encoder unit determining said chinese remainder number digital signals from a number of ramp voltage vwaveforms and from said base number voltage level.
Parent Case Info
This application claims priority under 35 USC .sctn. 119(e)(1) of provisional application number 60/048,950 filed Jun. 6, 1997.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4814767 |
Fernandes et al. |
Mar 1989 |
|
Non-Patent Literature Citations (1)
Entry |
van Valburg et al., "An 8-b 650-MHz Folding ADC," IEEE Journal of Solid-State Circuits, vol. 27, No. 12, Dec. 1992. |