Pursuant to 35 U.S.C. ยง119 (a), this application claims the benefit of earlier filing date and right of priority to Korean Patent Application No. 10-2013-0054724, filed on May 15, 2013, the contents of which are hereby incorporated by reference in their entirety.
The teachings in accordance with the exemplary embodiments of this present invention generally relate to apparatus and method for processing ATC intermittent information in railway.
In general, automatic train control (ATC) intermittent information is information necessary for train operation such as tunnel, insulation section, trolley wire change section and the like that are intermittently transmitted whenever necessary to an on-board signal device of a train.
For example, a loop as in
Referring to
As noted above, the ATC intermittent information is continuously transmitted from the left/right loops 120,130, where the ATC on-board equipment passes the loops 120, 130 to receive messages. At this time, an amount of messages received in response to the speed of a train is changed. That is, when a train passes 7 m-loops 120, 130 at a 400 km/h speed, the ATC on-board equipment can receive approximately 3.4 messages. However, when a train passes 7 m-loops 120, 130 at a 200 km/h speed, the ATC on-board equipment can receive approximately 6.8 messages. That is, an amount of received messages decreases when a train passes at a high speed and an amount of received messages increases when a train passes at a slow speed, whereby there is a need of obtaining intermittent information by accurately analyzing the received messages because the amount of received messages decreases when a train passes at a high speed.
The present invention has been made to solve the foregoing disadvantages/problems of the prior art and therefore an object of certain embodiments of the present invention is to provide apparatus and method for processing ATC intermittent information in railway configured to efficiently analyze a signal received from a loop that transmits ATC intermittent information at a high speed operation.
In one general aspect of the present invention, there is provided a method for processing intermittent information in railway, the method comprising: determining that data of a prescribed first length is received in first and second buffers; reading and storing the data of the first length in the first and second buffers; determining that data of a prescribed second length is received in the first and second buffers; reading and storing the data of the second length in the first and second buffers; and generating a final data by combining the data of the first length and the data of the second length.
In some exemplary embodiment of the present invention, the method may further comprise waiting for a predetermined time when a data longer than the first length is received by the first or second buffer.
In some exemplary embodiment of the present invention, the method may further comprise clearing the first or second buffer when the data of the first length is not received in the first and second buffers.
In some exemplary embodiment of the present invention, the first length may correspond to a length of a start-notifying data.
In some exemplary embodiment of the present invention, the second length may correspond to a length of a data including information.
In some exemplary embodiment of the present invention, the generating the final data may include aligning the start-notifying data at a forefront and aligning the data including the information after the start-notifying data.
In some exemplary embodiment of the present invention, the method may further comprise transmitting the final data to on-board equipment in a train.
In another general aspect of the present invention, there is provided an apparatus for processing intermittent information in railway, the apparatus comprising: a first buffer configured to store intermittent information from a first loop arranged on the railway; a second buffer configured to store intermittent information from a second loop arranged near to the first loop; and a processor configured to generate a final data by combining the data received from the first and second buffers.
In some exemplary embodiment of the present invention, the first and second buffers may include a ring buffer.
In some exemplary embodiment of the present invention, the processor may be configured to: determine that data of a prescribed first length is received in first and second buffers; read and store the data of the first length in the first and second buffers; determine that data of a prescribed second length is received in the first and second buffers; read and store the data of the second length in the first and second buffers; and generate the final data by combining the data of the first length and the data of the second length.
In some exemplary embodiment of the present invention, the processor may be further configured to wait for a predetermined time when a data longer than the first length is received by the first or second buffer.
In some exemplary embodiment of the present invention, the processor may be further configured to clear the first or second buffer when the data of the first length is not received in the first and second buffers
In some exemplary embodiment of the present invention, the first length may correspond to a length of a start-notifying data.
In some exemplary embodiment of the present invention, the second length may correspond to a length of a data including information.
In some exemplary embodiment of the present invention, the processor may be configured to align the start-notifying data at a forefront and align the data including the information after the start-notifying data.
In some exemplary embodiment of the present invention, the apparatus may further comprise a first antenna configured to receive the intermittent information transmitted from the first loop; and a second antenna configured to receive the intermittent information transmitted from the second loop.
In some exemplary embodiment of the present invention, the apparatus may further comprise a transmitter configured to convert the intermittent information received from the first and second antennas to a digital signal, and transmit the digital data to the first and second buffers
The apparatus and method for processing ATC intermittent information in railway according to an exemplary embodiment of the present invention has an advantageous effect in that frame loss can be minimized and the minimized frame loss can be processed accordingly, when a railway vehicle receives left/right messages of ATC intermittent information with a time delay, or receives a data damaged by noise.
Various exemplary embodiments will be described more fully hereinafter with reference to the accompanying drawings, in which some exemplary embodiments are shown. The present inventive concept may, however, be embodied in many different forms and should not be construed as limited to the example embodiments set forth herein. Rather, the described aspect is intended to embrace all such alterations, modifications, and variations that fall within the scope and novel idea of the present disclosure.
Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings.
Referring to
The left and right antennas 10, 20 are arranged inside a rail of a train, and may respectively receive intermittent information from left/right loops 120, 130 installed on tracks 100, 110 as illustrated in
Communication between the receiver 30 and the ATC on-board signal equipment 40 may be realized using RS232 communication method, but the present invention is not limited thereto and various other communication methods may be used.
The ATC on-board signal equipment 40 may analyze the digital data by combining the messages transmitted from the receiver 30.
Referring to
In general, the ATC on-board equipment 40 analyzes messages by combining the messages received as illustrated in
A time for transmitting a data from the receiver 30 to the ATC on-board equipment 40 may be calculated in the following way. That is, when a data transmission speed of the receiver 30 is 4800 bps, for example, a data length of one frame is 88-bit, such that transmission of one frame would be 18.304 msec. When a train speed is 400 km/h, it would take 63 msec to pass a 7-m loop, such that a train running at a speed of 400 km/h can receive approximately 3.4 frames. Furthermore, when a train speed is 200 km/h, it would take approximately 126 msec to pass a 7-m loop, such that a train running at a speed of 200 km/h can receive approximately 6.8 frames.
Inasmuch as intermittent information is continuously received according to prior art, and the intermittent information is such that data of ground loops 120, 130 is received through the antennas 10, 20, an intensity of signal may vary according to surrounding environments and circumstances, and a slight time delay may occur because it takes time for the receiver 30 to convert an analogue signal to a digital signal.
Thus, the ATC on-board equipment 40 according to an exemplary embodiment of the present invention may store, in left/right buffers 41, 42, the data received for compensation of time delay of data received through the left/right antennas 10, 20.
Although the left/right buffers 41, 42 may be ring buffers, for example, in the ATC on-board equipment 40 according to an exemplary embodiment of the present invention, the present invention is not limited thereto, and various other types of buffers may be employed.
The data received from the receiver by the ATC on-board equipment 40 may include a data (0Xff) notifying a start of one byte, and data (0x01 to 0x FF) showing actual information of 5 bytes. However, lengths of these data are exemplary and are not limited to the present invention, and may be variably configured as necessary.
The signal processor 43 according to the present invention is configured such that the ATC intermittent information may be received time-delayed through the left/right antennas 10, 20 or received with noise, and in this case, the data processing is performed in consideration of time delay, whereby message analysis can be efficiently performed and messages can be stably analyzed even at a high speed.
The messages analyzed by the signal processor 43 may be transmitted to a unit (not shown) installed for control of on-board equipment, about which no further detailed explanation will be omitted as it has nothing to do with the present invention.
Now, a method for processing ATC intermittent information in railway will be described in detail with reference to the accompanying drawing.
Referring to
The signal processor 43 may receive data of one frame and checks if data of more than one byte has been received by the left/right buffers 41, 42 after waiting for a predetermined time (S3).
As a result of determination (check) at S3, if data of more than one byte is not received by the left/right buffers 41, 42, the buffers 41, 42 having received data of more than one byte are cleared (S4) and flow returns to S1. As a result of determination (check) at S3, if data of more than one byte is received by the left/right buffers 41, 42, data of one byte received by the left/right buffers 41, 42 may be read and stored (S5).
Successively, the signal processor 43 checks if data of more than five bytes is received by the right buffer 42 (S6), and as a result of determination (check) at S6, if data of more than five bytes is received by the right buffer 42, the data of five bytes received by the right buffer 42 may be read and stored (S7). The signal processor 43 checks if data of more than five bytes is received by the left buffer 41 (S8), and as a result of determination (check) at S8, if data of more than five bytes is received by the left buffer 41, the data of five bytes received by the left buffer 41 may be read and stored (S9).
Although the present invention has described and explained that the right buffer 42 is checked and the left buffer 42 is checked, the present invention is not limited thereto. That is, the above explanation is simply for convenience sake, and the left buffer 41 may be checked first and the right buffer 42 may be checked later, or both the left/right buffers 41, 42 may be simultaneously checked.
Furthermore, although the present invention has explained that the length of a start-notifying data is defined by one byte and the length of data of actual transmission is defined as 5 bytes, the present invention is not limited thereto, and it should be apparent to the skilled in the art that the length may be variably defined as necessary.
Then, data stored in the left/right buffers 41, 42 is combined (S10). That is, the one-byte data stored in S5 and 5-byte data stored in S7 and S9 may be combined. However, it should be apparent that the lengths of data corresponding to one byte and five bytes may be changed as necessary, as explained above.
The data currently stored in the left/right buffers 41, 42 corresponds to 6 bytes regardless of start byte, the 6-byte data are aligned and combined in accurate order from the above explained start byte. However, this explanation is exemplary and other methods of sequentially combining the bytes may be variable considered by receiving data of one frame. Thereafter, the combined messages may be transmitted to the on-board equipment (S11).
The apparatus and method for processing ATC intermittent information in railway according to the exemplary embodiment of the present invention has an advantageous industrial applicability in that frame loss can be minimized and processed accordingly, even if left/right messages of ATC intermittent information are received time-delayed or damaged by noise.
Meantime, although the apparatus and method for processing ATC intermittent information in railway have been described with reference to a number of limited illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure.
More particularly, various variations and modifications are possible in the component parts and/or arrangements of subject combination arrangement within the scope of the invention, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2013-0054724 | May 2013 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5347305 | Bush | Sep 1994 | A |
6212190 | Mulligan | Apr 2001 | B1 |
6876696 | Goodson | Apr 2005 | B1 |
6944121 | Weste | Sep 2005 | B1 |
7212138 | Bosnyak | May 2007 | B1 |
9105112 | Holland | Aug 2015 | B2 |
20030083024 | Richenstein | May 2003 | A1 |
20030221082 | Bhardwaj | Nov 2003 | A1 |
20050002405 | Gao | Jan 2005 | A1 |
20060139188 | Sasakura | Jun 2006 | A1 |
20070021085 | Kroeger | Jan 2007 | A1 |
20070047457 | Harijono | Mar 2007 | A1 |
20070075149 | Yanagida | Apr 2007 | A1 |
20100074312 | Cioffi | Mar 2010 | A1 |
20100191395 | Rosenkranz | Jul 2010 | A1 |
20110055130 | Kim | Mar 2011 | A1 |
20120063237 | Ghilardelli | Mar 2012 | A1 |
20120310864 | Chakraborty | Dec 2012 | A1 |
20140189231 | Maydan | Jul 2014 | A1 |
20150371466 | Lu | Dec 2015 | A1 |
20160036558 | Ibrahim | Feb 2016 | A1 |
Number | Date | Country |
---|---|---|
101330609 | Dec 2008 | CN |
102447530 | May 2012 | CN |
Number | Date | Country | |
---|---|---|---|
20140343768 A1 | Nov 2014 | US |