Claims
- 1. An apparatus for testing an anti-block system of the type including an ABS processor, said ABS processor having at least a first and second input and providing a brake control signal, comprising, in combination:
- first signal means for providing a substantially constant frequency signal;
- second signal means for receiving a frequency control signal and for responsively providing a variable frequency signal;
- third signal means for controllably providing said frequency control signal;
- multiplexer means for controllably and selectively interconnecting said first and second inputs of said ABS processor to said first signal means and said second signal means;
- display means for displaying an output signal representative of said brake control signal of said ABS processor; and
- processor means for controlling said third signal means and said multiplexer means in accordance with a predetermined sequence, for receiving said brake control signal from said ABS processor, and for responsively providing said output signal to said display means, whereby said first and second inputs of said ABS processor receive said substantially constant frequency signal and said variable frequency signal in accordance with said predetermined sequence, said ABS processor responsively provides said brake control signal, and said output signal, representative of said brake control signal, is displayed for analysis thereof.
- 2. An apparatus as claimed in claim 1 wherein said second signal means includes a voltage controlled oscillator coupled to said multiplexer means.
- 3. An apparatus as claimed in claim 2 wherein said third signal means includes a latch coupled to said processor means and a digital-to-analog converter interposed said latch and said voltage controlled oscillator.
- 4. An apparatus as claimed in claim 3 wherein said processor means further provides a variable latch voltage to said latch, whereby the frequency of said variable frequency signal is controlled in accordance with said predetermined sequence.
- 5. An apparatus as claimed in claim 1 wherein said processor means, in accordance with said predetermined sequence, causes said multiplexer means to interconnect said first signal means and said second signal means to said first input and said second input of said ABS processor, respectively, for a first predetermined time period, said first predetermined time period having a first portion and a second portion.
- 6. An apparatus as claimed in claim 5 wherein said processor means, in accordance with said predetermined sequence, controls said third signal means such that the frequency of said substantially constant frequency signal and said variable frequency signal are equivalent during said first portion of said first predetermined time period.
- 7. An apparatus as claimed in claim 6 wherein said processor means, in accordance with said predetermined sequence, controls said third signal means such that the frequency of said variable frequency signal initially decreases and then increases during said second portion of said first predetermined time period.
- 8. An apparatus as claimed in claim 5 wherein said processor means, in accordance with said predetermined sequence, causes said multiplexer means to interconnect said first signal means and said second signal means to said second input and said first input of said ABS processor, respectively, for a second predetermined time period following said first predetermined time period.
- 9. An apparatus as claimed in claim 8 wherein said processor means, in accordance with said predetermined sequence, controls said third signal means such that the frequency of said variable frequency signal initially decreases and then increases during said second predetermined time period.
- 10. An apparatus as claimed in claim 1 further comprising feedback means for controllably monitoring said substantially constant frequency signal and said variable frequency signal and for providing a timing signal to said processor means, said timing signal representing the frequency of said substantially constant frequency signal and said variable frequency signal.
- 11. An apparatus as claimed in claim 10 wherein said processor means controls said third signal means in response to said timing signal.
- 12. A method for testing an ABS processor of the type incorporated into an anti-block system, said ABS processor having at least a first and second input and providing a brake control signal, comprising the steps of:
- inputting a substantially constant frequency signal to said first input of said ABS processor for a predetermined time period, said predetermined time period having a first and second portion;
- inputting a variable frequency signal to said second input of said ABS processor for said first predetermined time period;
- matching the frequency of said substantially constant frequency signal and said variably frequency signal during said first portion of said first predetermined time period;
- decreasing and then increasing the frequency of said variable frequency signal during said second portion of said first predetermined time period; and
- monitoring said brake control signal provided by said ABS processor during at least said first portion of said first predetermined time period.
- 13. A method as claimed in claim 12 further comprising the steps of:
- inputting said substantially constant frequency signal and said variable frequency signal to said second input and said first input of said ABS processor, respectively, for a second predetermined time period after said first predetermined time period;
- matching the frequency of said substantially constant frequency signal and said variable frequency signal;
- decreasing and then increasing the frequency of said variable frequency signal during said second predetermined time period; and
- monitoring said brake control signal provided by said ABS processor.
Parent Case Info
This is a continuation of application Ser. No. 023,463, filed Mar. 23, 1979 and now abandoned.
US Referenced Citations (10)
Continuations (1)
|
Number |
Date |
Country |
Parent |
23463 |
Mar 1979 |
|