| T. Goodman et al., "High Speed Electrical Characterization and Simulation of a Pin Grid Array Package ", IEEE Transactions on Components, Packaging, and Manufacturing Technology-Part B, vol. 18, No. 1, Feb. 1995, pp. 163-167. |
| H. Yonezawa et al., "Ratio Based Hot-Carrier Degradation Modeling for Aged Timing Simulation of Millions of Transistors Digital Circuits", IEDM '98 Technical Digest., International Electron Devices Meeting, 1998, pp. 93-96. |
| R.H. Tu, et al., "Berkeley Reliability Tools-BERT", IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, No. 10, Oct. 1993, pp. 1524-1534. |
| Cadence Design Systems, "Cadence Standard Parasitic format (SPF)", Cadence Standard Parasitic Format (SPF) Specification, Version C1.3, Sep. 16, 1993, pp. 8-20. |
| Open Verilog International, "Standard Delay Format Specification", Standard Delay Format Specification, Version 3.0, May 1995, pp. 3-23. |