Claims
- 1. An n+m bit analog-to-digital converter circuit including an analog input and n+m output bits, n and m being integers, the analog-to-digital converter circuit comprising in combination:
- (a) a sample and hold circuit having an input terminal receiving an analog input signal, a control input terminal, and an output terminal, and means for applying a first sampling signal having a first frequency to the control input terminal to cause the sample and hold circuit to produce a sampled analog signal on the output terminal;
- (b) an interpolation signal generating circuit producing a periodic interpolation signal having a second frequency that is 2.sup.m times the first frequency;
- (c) a combining circuit combining the interpolation signal and the sampled analog signal to produce a combined signal having 2.sup.m steps in each period of the sampling signal;
- (d) an n-bit analog-to-digital converter receiving the combined signal and converting it to n-bit digital numbers in response to a conversion control signal of the second frequency; and
- (e) digital time averaging circuit means for accumulating the n-bit digital numbers produced during each period of the first frequency and averaging the accumulated total thereof over that period to produce an n+m bit digital number representative of the analog input signal.
- 2. The n+m bit analog-to-digital converter circuit of claim 1 including an n+m bit latching circuit receiving the n+m bit digital number and latching it, and means for sampling the n+m bit latching circuit at a rate equal to the first frequency.
- 3. The n+m bit analog-to-digital converter circuit of claim 1 wherein the amplitude of the combined signal is less than or equal to the quantization interval of the n-bit analog-to-digital converter.
- 4. The n+m bit analog-to-digital converter circuit of claim 1 wherein the amplitude of the combined signal is equal to a predetermined value that is greater than the quantization interval of the n-bit analog-to-digital converter in order to improve the accuracy of the n+m bit digital number.
- 5. The n+m bit analog-to-digital converter circuit of claim 4 wherein the predetermined value is ##EQU12## times the quantization interval of the n-bit analog-to-digital converter, wherein p is equal to 2.sup.m.
- 6. The n+m bit analog-to-digital converter circuit of claim 1 wherein the combining circuit includes a summing circuit.
- 7. The n+m bit analog-to-digital converter circuit of claim 1 wherein the digital time averaging circuit means includes an n+m bit latch circuit and an m-bit counter.
- 8. The n+m bit analog-to-digital converter circuit of claim 1 wherein the digital time averaging circuit means includes an accumulator and means for resetting the accumulator at the end of each period of the first frequency.
- 9. The n+m bit analog-to-digital converter circuit of claim 1 wherein the combined signal has a stepped waveform and a repetition frequency equal to the first frequency, each step having a duration equal to the period of the second frequency and a magnitude equal to at least (2.sup.m-1)/2.sup.m times amplitude of the combined signal divided by the number of step transitions in each period of the first frequency.
- 10. A method of converting an analog signal to a digital number, the method comprising the steps of:
- (a) sampling a level of the analog signal at a first frequency and holding each sampled level unitl a next sampled level is obtained;
- (b) combining each sampled and held level with an interpolation signal having a second frequency that is 2.sup.m times the first frequency to produce a combined signal that has 2.sup.m steps during each period of the first frequency, m being an integer;
- (c) operating an N-bit analog-to-digital converter to convert the level of each of the 2.sup.m steps to 2.sup.m+n bit digital numbers;
- (d) time-averaging the 2.sup.m+n bit digital numbers in each period of the first frequency to produce an n+m bit digital number for each period of the first frequency; and
- (e) repeating steps (a) through (d) for successive periods of the first frequency.
- 11. The method of claim 10 including causing the peak-to-peak amplitude of the combined signal to be equal to a predetermined value that is greater than the quantization interval of the n-bit analog-to-digital converter in order to improve the accuracy of the n+m bit digital number.
- 12. The method of claim 11 wherein the predetermined value is equal to ##EQU13## times the quantization interval of n-bit analog-to-digital converter, where p is equal to 2.sup.m.
- 13. The method of claim 11 wherein the predetermined value is less than the quantization interval of the n-bit analog-to-digital converter.
- 14. A method of converting an analog signal to a digital signal, the method comprising the steps of:
- (a) sampling a level of the analog signal at a first frequency and holding each sampled level until a next sampled level is obtained;
- (b) combining each sampled level with an interpolation signal having a second frequency that is greater than the first frequency to produce a combined signal that has more than one level during the period of the sampled level;
- (c) operating an n-bit analog-to-digital converter to convert the levels of the combined signal to a plurality of n-bit digital numbers, respectively; and
- (d) time-averaging the n-bit digital numbers produced during each period of the first frequency over that period to produce a digital number having a resolution greater than n bits.
- 15. A circuit for converting an analog signal to a digital number, comprising in combination:
- (a) means for sampling levels of the analog signal at a first frequency and holding each sampled level until the next sampled level is obtained;
- (b) means for combining each sampled level with an interpolation signal having a second frequency that is greater than the first frequency to produce a combined signal that has more than one level during the period of the sampled level;
- (c) means for operating an n-bit analog-to-digital converter to convert the levels of the combined signal to a plurality of n-bit digital numbers, respectively; and
- (d) means for time-averaging the n-bit digital numbers produced during each period of the first frequency over that period to produce a digital number having a resolution greater than n bits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8320534 |
Jul 1983 |
GBX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of my pending U.S. application Ser. No. 630,977 "APPARATUS AND METHODS FOR ANALOGUE-TO-DIGITAL AND DIGITAL-TO-ANALOGUE CONVERSION", filed on July 16, 1984 in the United States Patent and Trademark Office, claiming priority based on United Kingdom patent application Ser. No. 8320534, filed July 29, 1983, having the same title.
Foreign Referenced Citations (5)
Number |
Date |
Country |
1532538 |
Nov 1978 |
GBX |
1580178 |
Nov 1980 |
GBX |
2067373 |
Jul 1981 |
GBX |
2083306 |
Mar 1982 |
GBX |
2098420 |
Nov 1982 |
GBX |
Non-Patent Literature Citations (5)
Entry |
Candy, J. C. IEEE Trans. vol. COM-22, Mar. 74, p. 298. |
Candy et al. IEEE Trans. vol. COM-24, Jan. 76, p. 33. |
Towers, M. S. IEE Proc. vol. 129, Pt. G No. 1, Feb. 82, p. 19. |
Short, K. L. "Microprocessors and Programmed Logic" Prentice Hall 1981, p. 424. |
Ritchie et al. IEEE Trans. vol. COM-22, No. 11 Nov. 1974, p. 1797. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
630977 |
Jul 1984 |
|