Many high-speed, chip-to-chip electrical input/output interconnects are implemented as differential data links. In such a system, a data bit may be transmitted as signals on a positive signal path and a negative signal path. The data bit can be resolved at a receiver by subtracting the two signals and sampling the result. In such systems, the propagation of the signals along both paths must be maintained in synchrony to permit accurate data resolution with the signals. This typically requires careful matching of positive and negative path lengths. However, as data rates reach beyond multiple Gb/s (gigabits per second), intra-pair skew, e.g., time of flight differences between signals on one or more pairs of wires that constitute the differential link, may limit the achievable bit-error rate. Intra-pair skew may also be associated with mismatches in passive components and/or active devices, as well as wire parasitics. Intra-pair skew may result in received signals that are not fully differential because they may be somewhat affected by noise that would otherwise be cancelled during differential data resolution in the non-skewed case. Intra-pair skew may also reduce a receiver's timing margin.
Thus, there is a need for improved devices, systems and methods to address intra-pair skew.
The present technology is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings, in which like reference numerals refer to similar elements including:
In reference to
The differential signal transmitter 102 will typically be coupled with a differential signal link DL. As shown in the embodiment of
The respective signals of the data bit from the differential signal link DL may then be received by a differential signal receiver 106. The circuits of the differential signal receiver 106 resolve the signals of the differential signal link DL into the data that was transmitted from the differential signal transmitter 102. As shown in
Typically, the first clock signal φ1 and second clock signal φ2 will have a common timing (i.e., frequency) but may be out-of-phase with respect to one another. For example, the phase difference or phase offset between the first clock signal φ1 and second clock signal φ2 may be derived as a function of the skew between the signals of the differential signal link DL. As discussed in more detail herein, this timing difference may be pre-determined from an expected skew of the differential link or it may be automatically detected and measured such that the phase difference may be automatically optimized during system performance.
The differential decision circuit 307 may be formed by a differential sampler and/or differential slicer (not shown) to compare the signals from the samplers 308A, 308B and to determine a received data bit from the compared signals in a differential manner. The differential decision circuit 307 effectively determines a data bit as the difference between the signals by determining whether or not the sample from the positive signal P is greater than the sample from the negative signal N. Thus, the circuit outputs a high signal when the sample from the positive signal is high and the sample from the negative signal is low. Conversely, the circuit outputs a low signal when the sample from the positive signal is low and the sample from the negative signal is high. In this operation, the differential decision circuit 307 may be clocked by a third clock signal φs. The third clock signal φs may optionally be synchronized with the complement of the latter of the first clock signal φ1 and the second clock signal φ2.
In operation, the differential signal transmitter 302 drives the data signal represented by positive signal Pt1 and negative signal Nt1 respectively onto the positive signal path 304P and the negative signal path 304N of the differential signal link DL in near or substantial synchrony. As a further result of time of flight delay from the illustrated path length mismatch of the differential signal link DL, the positive signal Pt2 and the negative signal Nt2 arrive at the receiver end RE of the differential signal link DL out of synchrony. In case that the positive signal Pt2 lags the negative signal Nt2 as illustrated in
Another embodiment of a differential signal receiver 406 is shown in
Thus, the differential signal receiver 406 includes samplers 408A and 408C coupled to track and hold the positive signal path 404P and samplers 408B and 408D coupled to track and hold the negative signal path 404N. Each sampler 408A, 408B, 408C, 408D is respectively configured with a switch 410A, 410B, 410C, 410D and capacitor 412A, 412B, 412C, 412D for this purpose. The four switches may, for example, be implemented as NMOS passgates, which are closed when their respective clock signals are high, and open when their respective clock signals are low. The first differential decision circuit 407-1 resolves received data with sampled values from samplers 408A and 408B that have sampled the differential signal link DL based on the timing of the first clock signal φ1 and the second clock signal φ2 respectively. The second differential decision circuit 407-2 resolves received data with sampled values from samplers 408C and 408D that have sampled the differential signal link DL based on the timing of the complement of the first clock signal φ1 and the complement of the second clock signal φ2 respectively (i.e., φ1-bar and φ2-bar). In the embodiment, the first differential decision circuit 407-1 is clocked by the third clock signal φs, which may be the complement of the latter of the first clock signal φ1 and the second clock signal φ2. Moreover, the second differential decision circuit 407-2 is clocked by the complement of the third clock signal φs (i.e., φs-bar).
The signals associated with the operation of the embodiment of
Similarly, signal VB constitutes the differential mode of the positive signal P and the negative signal N formed by the subtraction of samples from those signals using the complement of the first clock signal φ1 (i.e., φ1-bar) and the complement of the second clock signal φ2 (i.e., φ2-bar) but due to the lower frequency of these clocks with respect to the unit interval of the positive signal and negative signal, VB is based on subtraction of the samples from every other data interval (e.g., “−0-0-1-”). Consequently, when the rising edge of the complement of third clock signal φs (i.e., φs-bar) is used for resolving data from VB, every other data bit not determined from VA can be determined from VB. In this way, intra-pair compensation may be implemented with a double data rate data system.
While the clock signals may be predetermined and preset based on expected intra-pair skew at design time, embodiments of the intra-pair skew technology may also include timing generation circuits to optimize setting of the various clock signals in a dynamic manner during system performance or in a calibration mode with transmitted test data. A suitable example embodiment for this purpose is illustrated in
However, the system may also optionally implement samplers 608C, 608D for edge sampling of the differential link DL. The sampler 608C is implemented with a first edge clock signal φ1e such that it will time sampling and holding of the incoming positive signal P at the edges of data eye of that signal. Similarly, sampler 608D is implemented with a second edge clock signal φ2e such that it will time sampling and holding of the incoming negative signal N at the edges of data eye of that signal. Additional differential decision circuit 607-2 outputs an edge signal (“EdgeRX”) by comparing the output of samplers 608C, 608D in a differential manner such as the manner previously described with respect to differential decision circuit 607-1. The differential decision circuit 607-2 is further timed by a third edge clock signal φse that is set to time operation of the differential decision circuit 607-2. This signal may be set to be in synchronism with the complement of the latter one of the first edge clock signal φ1e and the second edge clock signal φ2e.
In addition to these elements, the embodiment may also implement a clock and data recovery circuit 660, a skew detector 662, adders 663A, 663B, phase mixers 664A, 664B, 664C, max selector circuit 666 and phase lock loop 668. These additional components assist in the generation of the first clock signal φ1, the second clock signal φ2 and the third clock signal φs and their respective complements (i.e., φ1e, φ2e and φse) as shown in
Output of received data DataRx and the edge signal EdgeRx is supplied to the clock and data recovery circuit 660. The clock data recovery circuit 660 may be a conventional circuit that outputs a signal for detecting a timing associated with the center of the data eye of the differential signal from the received data DataRx and the edge signal EdgeRx. Its output, shown in
Output of received data DataRx is also supplied to the skew detector 662. The skew detector 662 quantifies the skew or phase difference between the positive signal P and the negative signal N. Optionally, the skew detector 662 may also be supplied with the edge signal EdgeRx depending on the method utilized by the skew detector. The skew detector 662 may include logic circuits that implement one of the methods illustrated in
The output of the clock and data recovery circuit 660 and the output of the skew detector 662 are combined in adders 663A, 663B. Adder 663A negates the output of the skew detector and adds it to the output of the clock and data recovery circuit 662. The output of adder 663A represents a phase setting (DCDR−DSKEW/2) for a first phase mixer 664A. The phase setting permits phase mixer 664A to generate first clock signal φ1 with a phase such as the one illustrated in
Similarly, adder 663B adds both outputs from the clock and data recovery circuit 660 and the output of the skew detector 662. The output of adder 663B represents a phase setting (DCDR+DSKEW/2) for a second phase mixer 664B. This phase setting permits phase mixer 664B to generate second clock signal φ2 with a phase such as the one illustrated in
Finally, both phase settings (e.g., (DCDR+DSKEW/2) and (DCDR−DSKEW/2)) are supplied to a max selector 666. The max selector 666 selects the greater value of the two phase settings and outputs that greater value to the third phase mixer 664C. Thus, depending on the greater value, the third phase mixer 664C will generate a clock signal in the same manner and in substantial synchrony with the clock signals generated by either phase mixer 664A or phase mixer 664B. The output of the phase mixer 664C is a clock signal at the desired phase of the third clock signal φs and its complement (φse).
While the embodiment of the system illustrated in
As previously mentioned,
In step 771, a new measure (“New Q”) of the quality of performance of the system based on the presently set skew variable Dskew is determined. For example, data received (e.g., DataRx) by the differential signal receiver 606 shown in
The quality assessment methods described may optionally include skew detection logic to temporarily control parameters of the receiver such as DCDR while making the “quality” measurement. The signal paths involved in this type of control will be understood but are not explicitly shown in
Process flow then advances to step 772. In step 772, the previous Quality variable is compared with the new measure (“New Q”). If the new measure is greater than the previously set Quality, then process flows to step 773. Otherwise, if it is not, then process flows to step 775. In step 775, the directional value is changed by negating the previously set direction value Dir. In step 773, the skew variable Dskew is modified by the presently set directional value Dir. Process then moves to step 774.
At step 774, the Quality variable is set to the new quality value that was determined by the procedure for determining quality of present performance of the system from step 771. Process then returns to step 771.
In this way, the method repeatedly increases and decreases the skew variable Dskew such that it will settle at or near a value that maintains the measure of quality at an optimal or desired level. The skew variable may then be halved to form the output of the skew detector 662.
In view of the phase difference between φ1 and φ2, the overall signal receiver may be considered as not operating in a truly differential manner. Particularly, because the P and N signals are sensed at different times responsive to φ1 and φ2, any dynamic noise signal that is common to both P and N may be converted to a differential sample. This makes the receiver sensitive to high frequency common mode noise sources such as supply noise and crosstalk. As the phase separation between φ1 and φ2 increases, the receiver becomes more sensitive to common mode noise sources at lower frequencies, potentially resulting in greater corruption of the desired signal. Consequently, in some embodiments the optimal phase difference between φ1 and φ2 may be less than the phase difference between the received P and N signals, in order to balance the benefit of skew correction against the errors introduced by common mode to differential mode conversion due to non-simultaneous sampling. Because the method of
In an alternative intra-pair skew compensation embodiment shown in
The voltage signals V1 and V2 are then applied to respectively control the delay of the voltage controlled delay lines 994A and 994B. Since the difference of voltage signals V1 and V2 is comparable to the amount of the detected skew of the positive and negative paths of the differential link, the respective outputs of the voltage controlled delay lines 994A and 994B will be the first clock signal φ1 and the second clock signal φ2. As a consequence, the first clock signal φ1 and the second clock signal φ2 are out of phase with respect to each other by an amount comparable to the skew between the positive and negative paths of the differential link.
Finally, the voltage signals V1 and V2 may be input to multiplexer 996 to select the greater of the two for setting a delay control of the voltage controlled delay line 994C to generate the third clock signal φs. The control line of the multiplexer 996 may be set by a logic circuit (not shown) that is set high if the skew value DSKEW is greater than zero (DSKEW>0) or that is set low if the skew value DSKEW is not greater than zero. When Dskew is greater than 0, then V1 is also greater than V2. Thus, the mux will select V1 in this case.
Optionally, the timing generator 990 may be implemented for also generating the complements of the φ1, φ2 and φs clock signals such that the timing generator may be used in differential signal receiver of a double data rate system as previously discussed. In this case, three additional voltage controlled delay lines may be added with the same organization of the voltage signal controls as illustrated in
As discussed herein, the differential signal link DL and the differential signal receiver components may form or be part of the signal connections between or in the integrated circuits of digital processing devices, computers, computer peripherals, graphics processing devices, memory chips and systems (e.g., RAM applications), game consoles, monitors, digital televisions, set-top boxes, mobile devices, etc. By way of example, the circuits may be implemented as part of a central processing unit or CPU as commonly employed in a digital computer or may be employed as an intermediary between the CPU and other circuit chips. The circuits as discussed herein can be incorporated in the communication path between a processor such as a CPU and a cache memory. Thus, received data signals may be baseband data signals that are transmitted between circuit components of a common apparatus without modulation on a carrier wave or demodulation thereof. The technology may also be implemented as elements of point-to-point connections according to protocols such as PCI Express, Serial ATA and other protocols. The technology can also be used with bus connections, i.e., arrangements in which the same signal is sent to plural devices connected to the same conductors. Embodiments as discussed herein may even form the communication path between one or more memories and a memory controller.
In general, each of the circuits implemented in the intra-pair skew compensation technology presented herein may be constructed with electrical elements such as traces, capacitors, resistors, transistors, etc. that are based on metal oxide semiconductor (MOS) technology, but may also be implemented using other technology such as bipolar technology or any other technology in which a signal-controlled current flow may be achieved.
Furthermore, these circuits may be constructed using automated systems that fabricate integrated circuits. For example, the components and systems described may be designed as one or more integrated circuits, or a portion(s) of an integrated circuit, based on design control instructions for doing so with circuit-forming apparatus that controls the fabrication of the blocks of the integrated circuits. The instructions may be in the form of data stored in, for example, a computer-readable medium such as a magnetic tape or an optical or magnetic disk. The design control instructions typically encode data structures or other information describing the circuitry that can be physically created as the blocks of the integrated circuits. Although any appropriate format may be used for such encoding, such data structures are commonly written in Caltech Intermediate Format (CIF), Calma GDS II Stream Format (GDSII), or Electronic Design Interchange Format (EDIF). Those of skill in the art of integrated circuit design can develop such data structures from schematic diagrams of the type detailed above and the corresponding descriptions and encode the data structures on computer readable medium. Those of skill in the art of integrated circuit fabrication can then use such encoded data to fabricate integrated circuits comprising one or more of the circuits described herein.
In the foregoing description and in the accompanying drawings, specific terminology and drawing symbols are set forth to provide a thorough understanding of the present technology. In some instances, the terminology and symbols may imply specific details that are not required to practice the technology. For example, although the terms “first”, “second” and “third” have been used herein, unless otherwise specified, the language is not intended to provide any specified order or limit but merely to assist in explaining elements of the technology. Furthermore, although the technology herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the technology. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the technology.
For example, as previously illustrated, the technology may be formed by a receiver comprising circuitry where the circuitry produces a received data bit. The circuitry may further produce the data bit by sensing a first transmitted signal on a first signal path based on a clock signal of a first phase and by sensing a second transmitted signal on a second signal path based on a clock signal of a second phase. Moreover, the second phase may be offset from the first phase.
Nevertheless, other embodiments may also be implemented. For example, while some of the embodiments previously described, such as the embodiment of
Moreover, although wired channels are explicitly discussed, wireless channels may also be implemented with the receiver technology so that differential signals may be made and received between chips using wireless transmitters and receivers that operate by, for example, infrared data signals or electromagnetic data signals sent between the circuit blocks of the technology. Similarly, the channels may be implemented with capacitive, inductive and/or optical principles and can use components for such channels, such as the transmitter and receiver technology capable of transmitting data by such channels.
The present application claims the benefit of application Ser. No. 61/005,581, filed Dec. 6, 2007, entitled APPARATUS AND METHODS FOR DIFFERENTIAL SIGNAL RECEIVING, the disclosure of which is hereby incorporated herein by reference.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US08/12322 | 10/29/2008 | WO | 00 | 6/3/2010 |
Number | Date | Country | |
---|---|---|---|
61005581 | Dec 2007 | US |