Claims
- 1. A buffer circuitry for buffering a radio-frequency (RF) signal, comprising:
a complementary pair of switches having an input terminal and output terminal, the input terminal of the complementary pair of switches configured to respond to the radio-frequency signal, the output terminal of the complementary pair of switches coupled to an output of the buffer circuitry; and a power source, including a capacitor coupled to a current source, the power source coupled to the complementary pair of switches, the power source configured to supply power to the complementary pair of switches such that the buffer circuitry supplies a substantially constant power level at its output.
- 2. A radio-frequency (RF) apparatus, comprising:
a first circuit partition, comprising receiver analog circuitry configured to produce a digital receive signal from an analog radio-frequency signal; and a second circuit partition, comprising receiver digital circuitry configured to accept the digital receive signal, wherein the first and second circuit partitions are partitioned so that interference effects between the first circuit partition and the second circuit partition tend to be reduced.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This patent application is a continuation-in-part of U.S. patent application Ser. No. 09/821,342, Attorney Docket No. SILA:072, titled “Partitioned Radio-Frequency Apparatus and Associated Methods,” and filed on Mar. 29, 2001. Furthermore, this patent application claims priority to Provisional U.S. Patent Application Serial No. 60/261,506, Attorney Docket No. SILA:072PZ1, filed on Jan. 12, 2001; Provisional U.S. Patent Application Serial No. 60/273,119, Attorney Docket No. SILA:072PZ2, titled “Partitioned RF Apparatus with Digital Interface and Associated Methods,” filed on Mar. 2, 2001; and Provisional U.S. Patent Application Serial No. 60/333,664, Attorney Docket No. SILA:099PZ1, titled “Output Buffer Output Buffer for Local Oscillator and Synthesizer,” filed on Nov. 27, 2001.
[0002] Furthermore, this patent application incorporates by reference the following patent documents: U.S. patent application Ser. No. 09/708,339, Attorney Docket No. SILA:035C1, titled “Method and Apparatus for Operating a PLL with a Phase Detector/Sample Hold Circuit for Synthesizing High-Frequency Signals for Wireless Communications,” filed on Nov. 8, 2000; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:078, titled “Digital Architecture for Radio-Frequency Apparatus and Associated Methods”; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:097, titled “Notch Filter for DC Offset Reduction in Radio-Frequency Apparatus and Associated Methods”; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:098, titled “DC Offset Reduction in Radio-Frequency Apparatus and Associated Methods”; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:074, titled “Radio-Frequency Communication Apparatus and Associated Methods”; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:075, titled “Apparatus and Methods for Generating Radio Frequencies in Communication Circuitry”; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:096, titled “Apparatus for Generating Multiple Radio Frequencies in Communication Circuitry and Associated Methods”; U.S. patent application Ser. No. ______, Attorney Docket No. SILA:107, titled “Apparatus and Method for Front-End Circuitry in Radio-Frequency Apparatus”; and Provisional U.S. Patent Application Serial No. 60/333,664, Attorney Docket No. SILA:099PZ1, titled “Output Buffer Output Buffer for Local Oscillator and Synthesizer,” filed on Nov. 27, 2001.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60261506 |
Jan 2001 |
US |
|
60273119 |
Mar 2001 |
US |
|
60333664 |
Nov 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09821342 |
Mar 2001 |
US |
Child |
10079058 |
Feb 2002 |
US |