Claims
- 1. An apparatus for amplifying a signal, the apparatus comprising:
- a digital processor including a digital logarithm converter, a shifter, and a digital inverse logarithm converter wherein the digital logarithm converter, the shifter, and the digital inverse logarithm converter effect an exponentiation operation, the digital processor producing a first digital signal and a second digital signal;
- a pulse width modulator receiving the first digital signal and producing a pulse width modulated signal;
- an amplitude restoration module responsive to the pulse width modulator, the amplitude restoration module producing an amplitude envelope signal;
- a frequency upconverter receiving the second digital signal and producing a frequency modulated signal; and
- a power amplifier responsive to the frequency upconverter and the amplitude restoration module, the power amplifier receiving the frequency modulated signal and the amplitude envelope signal and producing an amplified output signal.
- 2. The apparatus of claim 1, wherein the digital processor receives a baseband digital input signal having a first component and a second component and wherein the first digital signal is derived from a square of the first component and a square of the second component.
- 3. The apparatus of claim 2, wherein the first component is an inphase component and the second phase is a quadrature phase component.
- 4. The apparatus of claim 1, wherein the second signal is a time delayed signal.
- 5. The apparatus of claim 1, wherein the frequency modulated signal is amplitude limited.
- 6. The apparatus of claim 1, wherein the power amplifier comprises a class E type power amplifier.
- 7. The apparatus of claim 1, wherein the pulse width modulator comprises a digital pulse width modulator that is integrated into the digital processor.
- 8. The apparatus of claim 1, wherein the digital processor comprises a polynomial processor.
- 9. The apparatus of claim 1, wherein the digital processor includes a pre-distortion module.
- 10. The apparatus of claim 1, wherein the digital processor includes at least one of a phase lock loop and a delay lock loop.
- 11. The apparatus of claim 1, wherein the digital processor includes a modulator and wherein the second digital signal is an amplitude limited frequency modulated signal.
- 12. The apparatus of claim 1, wherein the digital processor approximates a sinusoidal function using a polynomial to produce the second digital signal.
- 13. The apparatus of claim 1, wherein the digital processor comprises a parallel processing device including a logarithm converter, combinatorial logic, and an inverse logarithm converter.
- 14. The apparatus of claim 1, wherein the digital processor comprises a summation of squares generator, a predistortion module responsive to the summation of squares generator, a cosine approximation unit responsive to the summation of squares generator, a phase lock loop, a delay lock look responsive to the phase lock loop, and a pulse width modulator responsive to the predistortion module and the delay lock loop.
- 15. An apparatus for amplifying a signal, the apparatus comprising:
- a digital processor including a digital logarithm converter, a shifter, and a digital inverse logarithm converter wherein the digital logarithm converter, the shifter, and the digital inverse logarithm converter effect an exponentiation operation, the digital processor having a first digital output and a second digital output;
- an amplitude restoration module responsive to the first output of the digital processor, the amplitude restoration module having an amplitude signal output;
- a frequency upconverter responsive to the second digital output of the digital processor and having a frequency modulated output; and
- a power amplifier having a first input responsive to the frequency modulated output of the frequency upconverter and a second input responsive to the amplitude signal output of the amplitude restoration module, the power amplifier further comprising an amplifier output.
- 16. The apparatus of claim 15, wherein the digital processor includes a logarithm converter, a bit shifter responsive to the logarithm converter, and an inverse logarithm converter responsive to the shifter.
- 17. The apparatus of claim 15, wherein the digital processor includes a predistortion estimation module and a pulse width modulator.
- 18. The apparatus of claim 15, wherein the digital processor includes a plurality of logarithm converters and a phase lock loop.
CROSS REFERENCES
This is a continuation of application Ser. No. 08/845,221 filed on Apr. 21, 1997, which is a continuation in part of patent application Ser. No. 08/382,467, docket number MNE00341N, Pan et al., filed Jan. 31, 1995, now U.S. Pat. No. 5,703,801 and patent application Ser. No. 08/381,368, filed Jan. 31, 1995, now U.S. Pat. No. 5,642,305. The above applications are incorporated by reference herein.
US Referenced Citations (11)
Related Publications (1)
|
Number |
Date |
Country |
|
381368 |
Jan 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
845221 |
Apr 1997 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
382467 |
Jan 1995 |
|