Apparatus for and method of fabricating an electronic device by transfer of material onto a substrate

Information

  • Patent Grant
  • 8969127
  • Patent Number
    8,969,127
  • Date Filed
    Friday, October 17, 2008
    16 years ago
  • Date Issued
    Tuesday, March 3, 2015
    9 years ago
  • Inventors
  • Original Assignees
  • Examiners
    • Henry; Caleb
    Agents
    • McCarter & English, LLP
    • Burns; David R.
Abstract
A method of fabricating an electronic device comprises providing a layer structure (48) supported on a first substrate (34), providing a second, patterned substrate (28) and transferring selected areas (58) of the first layer structure onto the second substrate.
Description
RELATED APPLICATIONS

This application is a 35 U.S.C. §371 national stage filing of International Application No. PCT/GB2008/050950, filed Oct. 17, 2008, which is related and claims priority to GB 0720392.0, filed Oct. 18, 2007. The entire contents of these applications are explicitly incorporated herein by reference.


FIELD OF THE INVENTION

The present invention relates to a method of fabricating an electronic device, particularly, but not exclusively, an organic thin film transistor.


BACKGROUND

Organic thin film transistors can be fabricated using well-known thin film deposition and patterning processes, such as evaporation, sputtering, spin coating, optical lithography and etching. Usually during fabrication, thin films of material are deposited and patterned in separate steps. This allows a manufacturer to control film quality and feature size independently and so maximise film quality and minimise feature sizes. However, many of these thin film processes are not particularly suited to fabricating transistors at low cost and in high volumes.


To address this problem, organic thin film transistors can also be fabricated using printing processes, such as ink jet printing. However, this usually results in a drop in film quality and/or rise in minimum feature size.


The present invention seeks to provide an improved method of fabricating an electronic device.


SUMMARY

According to a first aspect of the present invention there is provided a method of fabricating an electronic device comprising providing a layer structure supported on a first substrate, providing a second, patterned substrate and transferring selected areas of the first layer structure onto the second substrate.


This can be used to enjoy the benefits of being able to prepare high quality films and of being able to fabricate devices using a high-throughput process.


The layer structure may include at least one conductive layer, at least one insulating layer and/or at least one semiconducting layer. The layers may be co-extensive. The first substrate may be a sheet.


The second, patterned substrate may comprise electrically conductive regions supported on a sheet.


The electronic device may be an organic thin film transistor. The patterned substrate may include source and drain electrodes and the layer structure may comprise a gate metallisation layer, a gate insulating layer and a semiconducting layer.


Transferring the selected areas of the first layer structure onto the second substrate may comprise transferring all of the first layer structure across the extent of the electronic device or even all of the first layer structure.


Transferring the selected areas of the first layer structure onto the second substrate may comprise stamping the layer structure from the first layer structure.


Stamping may comprise heating a stamp to at least 300° C.


The method may comprise forming the layer structure on the first substrate by depositing a first layer on the substrate. Depositing the first layer may comprise evaporating or printing the first layer onto the substrate. The method may further comprise depositing a second layer over the first layer. Depositing the second layer may comprise printing the second layer onto the first layer. The method may further comprise depositing a third layer over the second layer. Depositing the third layer may comprise printing the third layer onto the second layer.


The method may comprises forming the patterned substrate by etching regions of a layer structure to form a patterned layer structure on a substrate or by depositing a patterned layer structure onto a substrate. The layer structure may comprise a single layer.


According to a second aspect of the present invention there is provided a device fabricated by the method.


According to a third aspect of the present invention there is provided apparatus for fabricating an electronic device comprising means for providing a layer structure supported on a first substrate, means for providing a second, patterned substrate; and means for transferring selected areas of the first layer structure onto the second substrate.


The means for providing the layer structure may comprise means for depositing a metallic layer on the substrate. The means for providing the layer structure may comprise printing apparatus, such as gravure printing apparatus.


The means for providing a second, patterned substrate may comprise printing apparatus.


The means for transferring selected areas from the first layer structure onto the second substrate may comprise a stamp. The stamp may be provided on a cylinder.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of the present invention will now be described, by way of example, with reference to the accompanying drawings in which:



FIG. 1 is a plan view of an organic thin film transistor;



FIG. 2 is a cross-sectional view of the transistor shown in FIG. 1;



FIG. 3 is a schematic diagram showing a process of fabricating a patterned substrate;



FIG. 4 is a schematic diagram showing a process of fabricating a laminate; and



FIG. 5 is a schematic diagram showing a process of fabricating the organic transistor shown in FIG. 1 in accordance with the present invention.





DETAILED DESCRIPTION

Referring to FIGS. 1 and 2, a thin film transistor 1 in accordance with the present invention is shown. The thin film transistor 1 comprises a flexible substrate 2 formed from a plastic material, such as polyethylene terephthalate (PET). The substrate 2 supports a “top gate, bottom electrode” transistor structure 3 on a first surface 4 (hereinafter referred to as “the upper face”).


The substrate 2 supports source and drain electrodes 5, 6 formed from a metal, such as aluminium, or alloy on its upper surface 4. A patterned layer 7 of an organic semiconductor, such as poly(3-hexylthiophene) (“P3HT”), lies over the substrate 2 and the source and drain electrodes 5, 6 so as to form a channel 8 between the source and drain electrodes 5, 6. A patterned layer 9 of insulating material, such as poly(4-vinyl phenol) (“PVP”), lies over the organic semiconductor layer 7 to form a gate dielectric and a gate electrode 10 formed from a metal, such as aluminium, or metal alloy lies over the gate dielectric 9.


Referring in particular to FIG. 1, the source and drain electrodes 5, 6 have a track width, wt, of about 30 μm and a separation, ws, of about 30 μm. The track width and track separation may have a value between 5 and 50 μm, i.e. 5 μm≦wt≦50 μm and 5 μm≦ws≦50 μm. As shown in FIG. 1, the source and drain electrodes 5, 6 have an interdigitated finger arrangement. However, other electrode arrangements may be used. As shown in FIG. 1, the organic semiconductor layer 7, dielectric layer 9 and gate electrode 10 are co-extensive.


Referring in particular to FIG. 2, the source and drain electrodes 5, 6 have a thickness, t1, of about 40 nm. The organic semiconductor layer 7 has a thickness, t2, of about 100 nm. The gate dielectric 8 has a thickness, t3, of about 1 μm and the gate electrode 10 has a thickness of about 40 nm.


Referring to FIGS. 3 to 5, apparatus for and a method of fabricating the thin film transistor 1 shown in FIGS. 1 and 2 in accordance with the present invention will now be described.


Referring in particular to FIG. 3, a flexographic printing apparatus 11 is shown.


A sheet 12 (or “web”) of metallised film is wrapped around an unwind roller 13. The sheet 12 comprises a substrate 2, which will eventually form the substrate for the transistor 1 (FIG. 1), and a thin layer 14 of metallisation, in this case aluminium, supported on one side 4. The metallisation 14 can be applied to the substrate 2 using a moving vacuum metallisation process (not shown), at speeds of up to 60 km/hr.


The sheet 12 is paid out from the unwind roller 13 and passed between a printing roller 15 and an impression roller 16 providing support. An outer surface 17 of the printing roller 15 carries a printing plate or screen 18 defining an image of the source and drain electrodes 5, 6 (FIG. 1). The surface of the metallised sheet may be treated, e.g. using corona discharge, to improve adhesion. The printing roller 15 co-operates with an anilox roller 19 which is used to apply a measured amount of ink 20 from a source 21 so as to produce an ink pattern 22 which provides an etch mask on the metallisation layer 14. The ink 20 may comprise Microposit S1813 photoresist (Rohm & Haas) or other suitable mixtures of polymers dissolved in, for example non-aqueous, solvent and which is suitable for printing. The resist may be heated, e.g. to reduce pin holes. The masked metallised sheet 13′ passes through a first bath 23 containing a wet etch 24 which etches unmasked areas 25 of metallisation 14 and then through a second bath 26 containing a rinse 27 to remove the etch mask 22. The wet etch 24 for aluminium may be an aqueous solution of phosphoric acid, acetic acid and nitric acid (Microchem Systems Ltd) or aqueous sodium hydroxide. The rinse 27 may be Microposit 1165 photoresist remover (Rohm & Haas). This leaves a patterned sheet 28 comprising the substrate 2 and patterned regions of metallisation, namely the source and drain electrodes 5, 6. The patterned sheet 28 is wound onto a re-wind roller 29.


The process can be run at high speeds, e.g. 60 m/min, and has an advantage that the printing process is not used to apply a conductive ink and so can be optimised for print resolution without needing to take into account loading the ink with conductive particles. The etching process is quick, typically taking about 1 s to etch through the metallisation layer 14.


The printing plate 18 is formed by laser ablation and can form images with a resolution of about 10 μm and can even reach resolutions of about 5 μm.


Other forms of coating or printing can be used, such as gravure.


Referring now to FIG. 4, a reverse gravure printing apparatus 31 is shown.


A sheet 32 of metallised film is wrapped around an unwind roller 33. The sheet 32 comprises the substrate 34 supporting a thin layer 35 of metallisation, in this case aluminium, on one side 36.


The sheet 32 is paid out from the roller 33 and is passed between a first gravure cylinder 37 and a corresponding counter impression roller 38, which is used to apply a dielectric solution 39 from source 40 over the metallisation 35. The solution 39 dries or is cured, for example using ultraviolet light, to leave a dielectric layer 41 on the sheet 33. The sheet 32 is then passed between a second gravure cylinder 42 and a corresponding counter impression roller 43, which is used to apply an organic semiconductor solution 44 from source 45 over the dielectric layer 41. The organic semiconductor solution 42 dries or is cured to form an organic semiconductor layer 46.


The dielectric solution 39 may comprise poly(4-vinyl phenol) (Sigma-Aldrich) dissolved in a suitable solvent, such as isopropyl alcohol (“IPA”). The organic semiconductor solution 44 may comprise poly(3-hexylthiophene) (Sigma-Aldrich) dissolved in a suitable solvent, such as chloroform or xylene. Each solution 39, 41 may include two or more different solvents and/or may include additive(s) to provide a solution which suitable for printing, e.g. having appropriate viscosity.


The printing process produces a laminated sheet 47 including a multiple layer structure 48 comprising the metallisation layer 35, the dielectric layer 41 and the organic semiconductor layer 46. The laminate sheet 47 is wound onto a re-wind roller 49.


This process can be used to form layers 35, 41, 46 which are thin (e.g. less than 500 nm thick) and high quality, namely substantially free of pin holes and contamination.


Other forms of coating or printing can be used, such as gravure and spray coating.


The patterned sheet 28 (FIG. 3) and laminate sheet 47 (FIG. 4) are used to fabricate the transistor 1 (FIG. 1) in a fast roll-to-roll process using a stamping process.


Referring to FIG. 5, a layer transferring apparatus 51 is shown. In this example, stamping apparatus is used.


The patterned sheet 28 and the laminate sheet 47 are wrapped around first and second rollers respectively 52, 53.


The sheets 28, 47 are paid out with the layer structure 48 and the electrodes 5, 6 facing each other and are passed through a stamp comprising a patterning roller 54 and an impression roller 55. An outer surface 56 of the patterning roller 54 carries a plate 57 defining an image of the gate electrode 10 (FIG. 1). The patterning roller 54 stamps selected regions 58 of the layer structure 48 from the first sheet 47 over the electrodes 5, 6 onto the second sheet 48. Cold stamping or hot stamping may be used. For hot stamping, the patterning roller 54 is heated to more than about 300° C.


The transfer process need not use stamping, e.g. to apply high pressure to transfer layer structures. For example, selected regions 58 may be transferred by applying merely kissing pressure. Selected regions 58 may be transferred by pulling the regions from the layer structure 48, for example by virtue of surface tension.


A sheet 59 carrying the transistor 1 having and another spent laminate sheet 60 are wound onto respective rollers 61, 62.


The stamping process is continuous and can be used to form large numbers of transistors 1 or other types of devices, such as interconnects and sensors, simultaneously.


The sheet 59 is processed further to interconnect transistors and/or other devices and a further stamping process can be used to deposit a layer structure comprising a single layer of conducting material so as to provide interconnects.


It will be appreciated that many modifications may be made to the embodiments hereinbefore described.


For example, the layer structure in the laminate may have only one layer or may have more than one layer.


The device may be other forms of electronic device such as a battery, sensor or organic light emitting diode. The device may be based on electron and/or hole transport.


The semiconductor may be an organic semiconductor such as be poly3-benzothiazolyl thiophene (“PBTT”) or dioctylfluorene-bithiophene (“F8T2”)


The method may be used to fabricate devices having a bottom gate structure.


The process may be sheet fed and so stages, such as stamping, may be board-based rather than cylinder-based.

Claims
  • 1. A method of fabricating an electronic device comprising: providing a laminate sheet comprising a layer structure supported on a first substrate;providing a patterned sheet comprising a patterned layer structure on a second substrate;passing the laminate and patterned sheets through a pressure-applying means, wherein the layer structure faces the patterned layer structure and wherein the pressure-applying means includes a plate defining an image; andtransferring selected areas of the layer structure corresponding to the image from the laminate sheet onto the patterned sheet using the pressure-applying means, leaving unselected areas of the layer structure on the first substrate.
  • 2. A method according to claim 1, wherein the layer structure includes at least one conductive layer.
  • 3. A method according to claim 1, wherein the layer structure includes at least one insulating layer.
  • 4. A method according to claim 1, wherein the layer structures includes at least one semiconducting layer.
  • 5. A method according to claim 1, wherein the electronic device is an organic thin film transistor.
  • 6. A method according to claim 1, wherein the patterned sheet carries source and drain electrodes and the layer structure comprises a gate metallisation layer, a gate insulating layer and a semiconducting layer.
  • 7. A method according to claim 1, wherein transferring the selected areas of the layer structure onto the second sheet comprises stamping the layer structure from the laminate sheet onto the patterned sheet.
  • 8. A method according to claim 7, wherein stamping comprises heating a stamp to at least 300° C.
  • 9. A method according to claim 1, comprising: forming the layer structure on the first substrate by depositing a first layer on the first substrate.
  • 10. A method according to claim 9, wherein depositing the first layer comprises evaporating the first layer onto the first substrate.
  • 11. A method according to claim 9, wherein depositing the first layer comprises printing the first layer onto the first substrate.
  • 12. A method according to claim 9, further comprising depositing a second layer over the first layer.
  • 13. A method according to claim 12, wherein depositing the second layer comprises printing the second layer onto the first layer.
  • 14. A method according to claim 12, further comprising depositing a third layer over the second layer.
  • 15. A method according to claim 14, wherein depositing the third layer comprises printing the third layer onto the second layer.
  • 16. A method according to claim 1, comprising: forming the patterned sheet by etching regions of a layer structure to form the patterned layer structure on the second substrate.
  • 17. A method according to claim 1, comprising: forming the patterned sheet by depositing a patterned layer structure onto the second substrate.
  • 18. A method according to claim 16, wherein the layer structure comprises a single layer.
  • 19. A device fabricated by a method according to claim 1.
  • 20. A method of fabricating an electronic device comprising: providing a laminate sheet comprising a layer structure supported on a first substrate, the layer structure including at least one dielectric layer and least one conductive layer disposed between the at least one dielectric layer and the first substrate;providing a patterned sheet comprising a patterned layer structure on a second substrate, the patterned layer structure including electrically conductive regions spaced apart on the substrate;passing the laminate and patterned sheets through a pressure-applying means, wherein the layer structure faces the patterned layer structure and wherein the pressure-applying means includes a plate defining an image; andtransferring selected areas of the layer structure corresponding to the image from the laminate sheet onto the patterned sheet using the pressure-applying means, leaving unselected areas of the layer structure on the first substrate.
  • 21. A method according to claim 20, wherein the conductive layer comprises a semiconducting layer.
Priority Claims (1)
Number Date Country Kind
0720392.0 Oct 2007 GB national
PCT Information
Filing Document Filing Date Country Kind 371c Date
PCT/GB2008/050950 10/17/2008 WO 00 7/12/2010
Publishing Document Publishing Date Country Kind
WO2009/050516 4/23/2009 WO A
US Referenced Citations (94)
Number Name Date Kind
4400409 Izu et al. Aug 1983 A
4677738 Izu et al. Jul 1987 A
5512131 Kumar et al. Apr 1996 A
5707745 Forrest et al. Jan 1998 A
5776748 Singhvi et al. Jul 1998 A
5817242 Biebuyck et al. Oct 1998 A
5937758 Maracas et al. Aug 1999 A
5976257 Kanai et al. Nov 1999 A
5976826 Singhvi et al. Nov 1999 A
6027595 Suleski Feb 2000 A
6096389 Kanai Aug 2000 A
6143991 Moriyama Nov 2000 A
6180239 Whitesides et al. Jan 2001 B1
6309580 Chou Oct 2001 B1
6368838 Singhvi et al. Apr 2002 B1
6380101 Breen et al. Apr 2002 B1
6518168 Clem et al. Feb 2003 B1
6645573 Higashikawa et al. Nov 2003 B2
6673287 Breen et al. Jan 2004 B2
6726812 Toyama Apr 2004 B1
6780492 Hawker et al. Aug 2004 B2
6792856 Hall et al. Sep 2004 B2
6811816 Tamura et al. Nov 2004 B2
6858087 Hori et al. Feb 2005 B2
6860956 Bao et al. Mar 2005 B2
6887332 Kagan et al. May 2005 B1
6946597 Sager et al. Sep 2005 B2
7061010 Minakata Jun 2006 B2
7067306 Singhvi et al. Jun 2006 B2
7071081 Higashikawa Jul 2006 B2
7117790 Kendale et al. Oct 2006 B2
7195733 Rogers et al. Mar 2007 B2
7202007 Shibata et al. Apr 2007 B2
7296519 Dona et al. Nov 2007 B2
7361927 Kawase et al. Apr 2008 B2
7363854 Sewell Apr 2008 B2
7462244 Utsugi et al. Dec 2008 B2
7514342 Yasuno Apr 2009 B2
7557367 Rogers et al. Jul 2009 B2
7588657 Russel et al. Sep 2009 B2
7622367 Nuzzo et al. Nov 2009 B1
7682981 Shepard Mar 2010 B2
7713799 Oh May 2010 B2
7777128 Montello et al. Aug 2010 B2
7802517 Wessels et al. Sep 2010 B2
7803308 GanapathiSubramanian et al. Sep 2010 B2
7825406 Yoshida et al. Nov 2010 B2
7852435 Fujisawa et al. Dec 2010 B2
7963757 Lee et al. Jun 2011 B2
7968804 Frey et al. Jun 2011 B2
8557351 Xu Oct 2013 B2
20020197554 Wolk et al. Dec 2002 A1
20030057601 Reitz et al. Mar 2003 A1
20030173890 Yamazaki et al. Sep 2003 A1
20040096698 Kishimoto May 2004 A1
20040108047 Afzali-Ardakani et al. Jun 2004 A1
20040121568 Kim et al. Jun 2004 A1
20040187917 Pichler Sep 2004 A1
20040231781 Bao et al. Nov 2004 A1
20040232943 Sheats et al. Nov 2004 A1
20050009327 Yoshida et al. Jan 2005 A1
20050035374 Malajovich Feb 2005 A1
20050150865 Fujinawa et al. Jul 2005 A1
20050170621 Kim et al. Aug 2005 A1
20050173701 Kawase et al. Aug 2005 A1
20050233491 Hirai Oct 2005 A1
20050244990 Kim Nov 2005 A1
20050268962 Gaudiana et al. Dec 2005 A1
20050274541 Takahashi Dec 2005 A1
20060110545 Toyoda May 2006 A1
20060134841 Oh Jun 2006 A1
20060196377 Loopstra et al. Sep 2006 A1
20060254440 Choi et al. Nov 2006 A1
20060284169 Park et al. Dec 2006 A1
20070009827 Sheats et al. Jan 2007 A1
20070020821 Toyoda Jan 2007 A1
20070056680 Tan et al. Mar 2007 A1
20070077679 Wild et al. Apr 2007 A1
20070104879 Kodas et al. May 2007 A1
20070145632 Peeters et al. Jun 2007 A1
20070181059 Lee et al. Aug 2007 A1
20070184198 Li et al. Aug 2007 A1
20070200489 Poon et al. Aug 2007 A1
20070215869 Moriya et al. Sep 2007 A1
20080012006 Bailey et al. Jan 2008 A1
20080047930 Blanchet et al. Feb 2008 A1
20080055581 Rogers et al. Mar 2008 A1
20080076205 Miyai et al. Mar 2008 A1
20080083484 Blanchet et al. Apr 2008 A1
20080227232 Yamazaki et al. Sep 2008 A1
20080245248 Takamatsu Oct 2008 A1
20080289524 Jongerius Nov 2008 A1
20090199960 Nuzzo et al. Aug 2009 A1
20100261321 Hirano et al. Oct 2010 A1
Foreign Referenced Citations (7)
Number Date Country
10 2004 005370 Sep 2005 DE
1424740 Jun 2004 EP
07 283493 Oct 1995 JP
WO03079734 Sep 2003 WO
WO2004087434 Oct 2004 WO
WO2005030491 Apr 2005 WO
WO2009050516 Apr 2009 WO
Non-Patent Literature Citations (4)
Entry
International Preliminary Report on Patentability issued in International Application No. PCT/GB2008/050949 dated Apr. 20, 2010.
International Search Report for Application No. PCT/GB2008/050950, dated Jan. 29, 2009.
Written Opinion for Application No. PCT/GB2008/050950, dated Jan. 29, 2009.
Search Report for Application No. GB0720392, dated Mar. 3, 2008.
Related Publications (1)
Number Date Country
20100295028 A1 Nov 2010 US