Claims
- 1. An image display control apparatus utilizing four cycles, a data transfer cycle, a dynamic memory refresh cycle, a memory write cycle and a memory read cycle for controlling a raster scan display device comprising:
- a dual port memory means for storing data to be transferred to the display device for providing a display, said dual port memory means having a first memory permitting data to be written into said dual port memory means and read from said dual port memory means at any moment in time and a second memory permitting data to be sequentially read from said dual port memory means, the dual port memory means being capable of transferring data between said first memory and said second memory during said data transfer cycle for transferring data from said first memory to said second memory, reading from said second memory being performed continuously for displaying data on a horizontal line of said raster scan display device, the capacity of said second memory being smaller than a data quantity necessary for one horizontal scan of said display device, and at least one data transfer from said first memory to said second memory being required during one horizontal scan and said data transfer cycle being performed before the next display data is to be read, after all data in said second memory is read; and
- cycle reconciliation means for executing said data transfer cycle in which data about to be displayed is transferred between the first memory and said second memory at a desired time, said cycle reconciliation means including logic circuitry for prioritizing said data transfer cycle, dynamic memory refresh cycle, memory write cycle and memory read cycle and selecting the cycle to be executed by assigning the highest priority to the data transfer cycle, said cycle reconciliation means outputting a first request for reserving all of said dynamic memory refresh cycle, memory write cycle and memory read cycle and outputting a second request for said data transfer cycle after a predetermined time period has elapsed from outputting said first request and; means for comparing a display address and a predetermined value and outputting said first request for reserving one of said dynamic memory refresh cycle, memory write cycle and memory read cycle when said display address equals said predetermined value, said predetermined value being sufficient to allow termination of the longest cycle being executed when execution of a current cycle was begun immediately before the request for reserving all of said dynamic memory refresh cycle, memory write cycle and memory read cycle.
- 2. The image display control apparatus of claim 1, wherein said cycle reconciliation circuit assigns the second highest priority to said dynamic memory refresh cycle, the third highest priority to said memory write cycle and the fourth highest priority to said memory read cycle.
- 3. The image display control apparatus of claim 2, wherein said logic circuitry includes a plurality of NAND gates and NOR gates for prioritizing said respective cycles.
- 4. The image display control apparatus of claim 1, wherein said first memory is a random access memory and said second memory is a sequential access memory.
- 5. The image display control apparatus of claim 1, wherein said cycle reconciliation means includes a register and a plurality of flip flops, said plurality of flip flops triggering said register to produce an output for executing a display data transfer cycle.
- 6. The image display control apparatus of claim 1, wherein said cycle reconciliation means provides an output indicating the execution of said data transfer cycle and further comprising cycle generating means for receiving said data transfer cycle indication and generating a signal causing data transfer between said first memory and said second memory.
- 7. The image display control apparatus of claim 1, wherein said cycle reconciliation means outputs a cycle indication signal corresponding to said cycle selected to be executed and further comprising cycle generating means for receiving said cycle indication signal and generating a signal causing said selected cycle to be executed.
- 8. The image display control apparatus of claim 1, wherein said cycle reconciliation means selects one of said dynamic memory refresh cycle, memory write cycle or memory read cycle in the absence of a request for said data transfer cycle.
- 9. The image display control apparatus of claim 1, wherein said dual port memory is a single chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-222744 |
Sep 1988 |
JPX |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 07/400,845 filed on Aug. 30, 1989 now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-254181 |
Nov 1987 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Rosenberg, Dictionary of Computers, Information Processing and Telecommunications, John Wiley and Sons, Inc., 1987, p. 191. |
MOS Memory Data Book, Texas Instrument, 1986 (ed), pp. 1-52.about.1-57, 1-128.about.1-129, and last page. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
400845 |
Aug 1989 |
|